## SN74F657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS

SDFS027A - D3217, JANUARY 1989 - REVISED OCTOBER 1993

- Combines 'F245 and 'F280B Functions in One Package
- High-Impedance N-P-N Inputs for Reduced Loading (70 μA in Low and High States)
- High Output Drive and Light Bus Loading
- 3-State B Outputs Sink 64 mA and Source 15 mA
- Input Diodes for Termination Effects
- Package Options Include Plastic Small-Outline Packages and Standard Plastic 300-mil DIPs

#### description

The SN74F657 contains eight noninverting buffers with 3-state outputs and an 8-bit parity generator/checker. It is intended for bus-oriented applications. The buffers have a specified current sinking capability of 24 mA at the A port and 64 mA at the B port.

DW OR NT PACKAGE (TOP VIEW)  $T/\overline{R}$ OE 23 B1 Α1 A2 3 22 B2 А3 21 **∏** B3 A4 20 **□** B4 5 A5 19 | GND 6 18 GND Vcc 17 B5 A6 16**∏** B6 A7 9 8A 15 **∏** B7 ODD/EVEN **∏** 11 14 B8 ERR 13 PARITY 12

The transmit/receive  $(T/\overline{R})$  input determines the direction of the data flow through the bidirectional transceivers. When  $T/\overline{R}$  is high, data is transmitted from the A port to the B port. When  $T/\overline{R}$  is low, data is received at the A port from the B port.

When the output enable  $(\overline{OE})$  input is high, both the A and B ports are placed in a high-impedance state (disabled). The ODD/EVEN input allows the user to select between odd or even parity systems. When transmitting from A port to B port  $(T/\overline{R} \text{ high})$ , PARITY is an output from the generator/checker. When receiving from B port to A port  $(T/\overline{R} \text{ low})$ , PARITY is an input.

When transmitting (T/R high), the parity select (ODD/EVEN) input is made high or low as appropriate. The A port is then polled to determine the number of high bits. The PARITY output goes to the logic state determined by ODD/EVEN and the number of high bits on A port. When ODD/EVEN is low (for even parity) and the number of high bits on A port is odd, the PARITY will be high, transmitting even parity. If the number of high bits on A port is even, the PARITY will be low, keeping even parity.

When in the receive mode  $(T/\overline{R} \text{ low})$ , the B port is polled to determine the number of high bits. If ODD/ $\overline{EVEN}$  is low (for even parity) and the number of highs on B port is:

- 1. Odd and the PARITY input is high, then ERR will be high signifying no error.
- 2. Even and the PARITY input is high, then ERR will be low indicating an error.

The SN74F657 is characterized for operation from 0°C to 70°C.



SDFS027A - D3217, JANUARY 1989 - REVISED OCTOBER 1993

#### **FUNCTION TABLE**

| NUMBER OF A OR B     |    | INPU | JTS      | INPUT/OUTPUT |     | OUTPUTS     |
|----------------------|----|------|----------|--------------|-----|-------------|
| INPUTS THAT ARE HIGH | OE | T/R  | ODD/EVEN | PARITY       | ERR | OUTPUT MODE |
|                      | L  | Н    | Н        | Н            | Z   | Transmit    |
| 0, 2, 4, 6, 8        | L  | Н    | L        | L            | Z   | Transmit    |
|                      | L  | L    | Н        | Н            | Н   | Receive     |
|                      | L  | L    | Н        | L            | L   | Receive     |
|                      | L  | L    | L        | Н            | L   | Receive     |
|                      | L  | L    | L        | L            | Н   | Receive     |
|                      | L  | Н    | Н        | L            | Z   | Transmit    |
|                      | L  | Н    | L        | Н            | Z   | Transmit    |
| 1 2 5 7              | L  | L    | Н        | Н            | L   | Receive     |
| 1, 3, 5, 7           | L  | L    | Н        | L            | Н   | Receive     |
|                      | L  | L    | L        | Н            | Н   | Receive     |
|                      | L  | L    | L        | L            | L   | Receive     |
| Don't care           | Н  | Χ    | Х        | Z            | Z   | Z           |

# logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



# logic diagram (positive logic)





# SN74F657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS

SDFS027A - D3217, JANUARY 1989 - REVISED OCTOBER 1993

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                  | 0.5 V to 7 V             |
|------------------------------------------------------------------------|--------------------------|
| Input voltage range, V <sub>I</sub> (excluding I/O ports) (see Note 1) | 1.2 V to 7 V             |
| Input current range                                                    | – 30 mA to 5 mA          |
| Voltage range applied to any output in the disabled or power-off state | 0.5 V to 5.5 V           |
| Voltage range applied to any output in the high state                  | 0.5 V to V <sub>CC</sub> |
| Current into any output in the low state: A1-A8                        | 48 mA                    |
| B1-B8                                                                  | 128 mA                   |
| Operating free-air temperature range                                   | 0°C to 70°C              |
| Storage temperature range                                              | −65°C to 150°C           |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|                 |                                                     |  |                    | MIN | NOM | MAX  | UNIT |
|-----------------|-----------------------------------------------------|--|--------------------|-----|-----|------|------|
| VCC             | Supply voltage                                      |  |                    | 4.5 | 5   | 5.5  | V    |
| VIH             | High-level input voltage                            |  |                    | 2   |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage                             |  |                    |     |     | 0.8  | V    |
| lau             | High-level output current                           |  | A1-A8              |     |     | -3   | mA   |
| Іон             | Pilgin-level output current                         |  | B1-B8, PARITY, ERR |     |     | - 12 | IIIA |
| la.             | Low-level output current  A1-A8  B1-B8, PARITY, ERR |  |                    |     |     | 24   | A    |
| lor             |                                                     |  |                    |     | 64  | mA   |      |
| TA              | Operating free-air temperature                      |  |                    | 0   |     | 70   | °C   |

NOTE 1: The input-voltage ratings may be exceeded provided the input-current ratings are observed.

# SN74F657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS SDFS027A - D3217, JANUARY 1989 - REVISED OCTOBER 1993

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER          |                           | TEST CONDITION                | NS                 | MIN    | TYP <sup>†</sup> | MAX         | UNIT |
|-------------------|--------------------|---------------------------|-------------------------------|--------------------|--------|------------------|-------------|------|
| VIK               |                    | V <sub>CC</sub> = 4.5 V,  | $I_{I} = -18 \text{ mA}$      |                    | $\Box$ |                  | - 1.2       | V    |
|                   | Any output         | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -3 \text{ mA}$      |                    | 2.4    | 3.3              |             |      |
| Vон               | B1-B8, PARITY, ERR | V <sub>CC</sub> = 4.5 V,  | I <sub>OH</sub> = – 15 mA     |                    | 2      | 3.1              |             | V    |
|                   | Any output         | V <sub>CC</sub> = 4.75 V, | I <sub>OH</sub> = – 1 mA to – | - 3 mA             | 2.7    |                  |             |      |
| V                 | A1-A8              | V 45V                     | $I_{OL} = 24 \text{ mA}$      |                    |        | 0.35             | 0.5         | V    |
| VOL               | B1-B8, PARITY, ERR | V <sub>CC</sub> = 4.5 V   | I <sub>OL</sub> = 64 mA       |                    |        | 0.42             | 0.55        | V    |
|                   | T/R                | $V_{CC} = 0$ ,            | V <sub>I</sub> = 7 V,         | OE = 4.5 V         |        |                  | 0.1         |      |
|                   | ŌE                 | $V_{CC} = 0$ ,            | V <sub>I</sub> = 7 V,         | T/R = 4.5 V        |        |                  | 0.1         |      |
| l <sub>l</sub>    | ODD/EVEN           | $V_{CC} = 0$ ,            | V <sub>I</sub> = 7 V          |                    |        |                  | 0.1         | mA   |
|                   | A1-A8              | V 55V                     | \/. 7\/                       |                    |        |                  | 2           |      |
|                   | B1-B8              | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 7 V          |                    |        | 1                |             |      |
|                   | A, B, PARITY       |                           |                               |                    |        |                  | 70          |      |
| I <sub>IH</sub> ‡ | T/R, OE            | $V_{CC} = 5.5 \text{ V},$ | $V_1 = 2.7 V$                 |                    |        | 40               | μΑ          |      |
|                   | ODD/EVEN           |                           |                               |                    |        |                  | 20          |      |
|                   | A, B, PARITY       |                           |                               |                    |        |                  | <b>- 70</b> |      |
| I <sub>IL</sub> ‡ | T/R, OE            | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 0.5 V$               |                    |        |                  | <b>- 40</b> | μΑ   |
|                   | ODD/EVEN           |                           |                               |                    |        |                  | - 20        |      |
|                   | A1-A8              | V00 - 5 5 V               | Va - 0                        | V <sub>O</sub> = 0 |        |                  | - 150       | mA   |
| los§              | B1-B8              | V <sub>CC</sub> = 5.5 V,  | v () = 0                      |                    |        |                  | - 225       | IIIA |
| lozh              | ERR                | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 2.7 V        |                    |        |                  | 50          | μА   |
| lozL              | ERR                | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 0.5 V        |                    |        |                  | -50         | μΑ   |
| ІССН              |                    | V <sub>CC</sub> = 5.5 V   |                               |                    |        | 90               | 125         | mA   |
| ICCL              |                    | V <sub>CC</sub> = 5.5 V   | ·                             |                    |        | 106              | 150         | mA   |
| ICCZ              |                    | V <sub>CC</sub> = 5.5 V   |                               |                    |        | 98               | 145         | mA   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.
‡ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.
§ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

# SN74F657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS

SDFS027A - D3217, JANUARY 1989 - REVISED OCTOBER 1993

## switching characteristics (see Note 2)

| PARAMETER        | FROM<br>(INPUT) | то<br>(оитрит)                 | C <sub>L</sub><br>R1<br>R2 | C = 5 V,<br>= 50 pF<br>= 500 Ω<br>= 500 Ω<br>= 25°C | ,    | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pF<br>R1 = 500 Q<br>R2 = 500 Q<br>T <sub>A</sub> = MIN t | UNIT |       |
|------------------|-----------------|--------------------------------|----------------------------|-----------------------------------------------------|------|-------------------------------------------------------------------------------------------------------|------|-------|
|                  |                 |                                | MIN                        | TYP                                                 | MAX  | MIN                                                                                                   | MAX  |       |
| <sup>t</sup> PLH | A or B          | B or A                         | 2.5                        | 4.2                                                 | 7.5  | 2.5                                                                                                   | 8    | ns    |
| <sup>t</sup> PHL | 7010            | BOIA                           | 3                          | 4                                                   | 7.5  | 3                                                                                                     | 8    | ris   |
| <sup>t</sup> PLH | Α               | PARITY                         | 6                          | 8.4                                                 | 14   | 6                                                                                                     | 16   | ns    |
| <sup>t</sup> PHL | Α               | PARITY                         | 6.8                        | 8.5                                                 | 15   | 6.8                                                                                                   | 16   | 115   |
| <sup>t</sup> PLH | ODD/EVEN        | PARITY, ERR                    | 4                          | 6.4                                                 | 11   | 4                                                                                                     | 12   | ns    |
| t <sub>PHL</sub> | ODD/EVEN        | PARITI, ERR                    | 4.5                        | 6.9                                                 | 11.5 | 4.5                                                                                                   | 12.5 |       |
| <sup>t</sup> PLH | В               |                                | 8                          | 12.7                                                | 20.5 | 7.5                                                                                                   | 22.5 | ns    |
| <sup>t</sup> PHL | В               | ERR                            | 8                          | 13.4                                                | 20.5 | 7.5                                                                                                   | 22.5 |       |
| t <sub>PLH</sub> | DADITY          | ERR                            | 6                          | 8.1                                                 | 15.5 | 6                                                                                                     | 16.5 | ns ns |
| <sup>t</sup> PHL | PARITY          | EKK                            | 7.5                        | 8.8                                                 | 15.5 | 7.5                                                                                                   | 17   |       |
| <sup>t</sup> PZH | ŌĒ              | 4 D DADITY 07 FDD <sup>†</sup> | 3                          | 5.3                                                 | 8    | 3                                                                                                     | 9    | ns    |
| t <sub>PZL</sub> | OE .            | A, B, PARITY, or ERR‡          | 4                          | 5.4                                                 | 9.5  | 4                                                                                                     | 11   |       |
| t <sub>PHZ</sub> | ŌĒ              | A, B, PARITY, or ERR‡          | 2                          | 4.2                                                 | 7.5  | 2                                                                                                     | 8    | ne    |
| t <sub>PLZ</sub> | OE .            | A, D, FARII I, UI ERR+         | 2                          | 3.7                                                 | 6    | 2                                                                                                     | 6.5  | ns    |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 2: Load circuits and waveforms are shown in Section 1.



<sup>&</sup>lt;sup>‡</sup> These delay times reflect the 3-state recovery time only and not the signal through the buffers or parity check circuitry. To assure valid information at the ERR output pin, time must be allowed for the signal to propagate through the drivers (B to A), and to the ERR output. Valid data at the ERR output is greater than or equal to (B to A) + (A to PARITY).



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| SN74F657DW       | ACTIVE | SOIC         | DW                 | 24   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | F657                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74F657DW | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |

DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated