

# 1Kx4 Static RAM

#### **Features**

- Automatic power-down when deselected (7C148)
- · CMOS for optimum speed/power
- · 25-ns access time
- Low active power
  - 440 mW (commercial)
  - -605 mW (military)
- Low standby power (7C148)
  - —82.5 mW (25-ns version)
  - -55 mW (all others)
- 5-volt power supply  $\pm\,10\%$  tolerance, both commercial and military
- · TTL-compatible inputs and outputs

### **Functional Description**

The CY7C148 and CY7C149 are high-performance CMOS static RAMs organized as 1024 by 4 bits. Easy memory expan-

sion is provided by an active LOW chip select  $(\overline{CS})$  input and three-state outputs. The CY7C148 remains in a low-power mode as long as the device remains unselected; i.e.,  $(\overline{CS})$  is HIGH, thus reducing the <u>average</u> power requirements of the device. The chip select  $(\overline{CS})$  of the CY7C149 does not affect the power dissipation of the device.

Writing to the device is accomplished when the chip select  $\overline{(CS)}$  and write enable  $\overline{(WE)}$  inputs are both LOW. Data on the I/O pins  $\overline{(I/O_0)}$  through  $\overline{I/O_3}$  is written into the memory locations specified on the address pins  $\overline{(A_0)}$  through  $\overline{A_9}$ .

Reading the device is accomplished by taking chip select  $(\overline{CS})$  LOW while write enable  $(\overline{WE})$  remains HIGH. Under these conditions, the contents of the location specified on the address pins will appear on the four data I/O pins.

The <u>I/O</u> pins remain in a high-impedance state when chip select (CS) is HIGH or write enable (WE) is LOW.



### **Selection Guide**

|                          |            | 7C148-25 | 7C148-35 | 7C148-45 | 7C149-25 | 7C149-35 | 7C149-45 |
|--------------------------|------------|----------|----------|----------|----------|----------|----------|
| Maximum Access Time (ns) |            | 25       | 35       | 45       | 25       | 35       | 45       |
| Maximum Operating        | Commercial | 90       | 80       | 80       | 90       | 80       | 80       |
| Current (mA)             | Military   |          | 110      | 110      |          | 110      | 110      |
| Maximum Standby          | Commercial | 15       | 10       | 10       |          |          |          |
| Current (mA)             | Military   |          | 10       | 10       |          |          |          |



### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to+150°C Ambient Temperature with Power Applied......-55°C to+125°C Supply Voltage to Ground Potential (Pin 18 to Pin 9)......-0.5V to+7.0V DC Voltage Applied to Outputs in High Z State.....-0.5V to+7.0V DC Input Voltage ......-3.0V to +7.0V

| Output Current into Outputs (LOW)                      | 20 mA   |
|--------------------------------------------------------|---------|
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V  |
| Latch-Up Current                                       | >200 mA |

### **Operating Range**

| Range                   | Ambient<br>Temperature | v <sub>cc</sub> |
|-------------------------|------------------------|-----------------|
| Commercial              | 0°C to +70°C           | 5V ± 10%        |
| Military <sup>[1]</sup> | –55°C to +125°C        | 5V ± 10%        |

### Note:

1. T<sub>A</sub> is the "instant on" case temperature.

### Electrical Characteristics Over the Operating Range<sup>[2]</sup>

|                 |                                                |                                                        |       | 18-25<br>19-25 |      | –35, 45<br>–35, 45 |      |      |    |
|-----------------|------------------------------------------------|--------------------------------------------------------|-------|----------------|------|--------------------|------|------|----|
| Parameter       | Description                                    | Test Co                                                | Min.  | Max.           | Min. | Max.               | Unit |      |    |
| V <sub>OH</sub> | Output HIGH Voltage                            | $V_{CC} = Min., I_{OH} = -4.6$                         | 0 mA  |                | 2.4  |                    | 2.4  |      | V  |
| V <sub>OL</sub> | Output LOW Voltage                             | $V_{CC} = Min., I_{OL} = 8.0$                          | mA    |                |      | 0.4                |      | 0.4  | V  |
| V <sub>IH</sub> | Input HIGH Voltage                             |                                                        |       |                | 2.0  | 6.0                | 2.0  | 6.0  | V  |
| V <sub>IL</sub> | Input LOW Voltage                              |                                                        |       |                | -3.0 | 0.8                | -3.0 | 0.8  | V  |
| I <sub>IX</sub> | Input Load Current                             | $GND \le V_1 \le V_{CC}$                               |       |                | -10  | 10                 | -10  | 10   | μΑ |
| l <sub>oz</sub> | Output Leakage Current                         | GND ≤ V <sub>O</sub> ≤ V <sub>CC</sub> Output Disabled |       |                | -50  | 50                 | -50  | 50   | μА |
| I <sub>CC</sub> | V <sub>CC</sub> Operating                      | Max. $V_{CC}$ , $CS \leq V_{IL}$ ,                     |       | Com'l          |      | 90                 |      | 80   | mA |
|                 | Supply Current                                 | Output Open                                            |       | Mil            |      |                    |      | 110  | 1  |
| I <sub>SB</sub> | Automatic CS                                   | Max. $V_{CC}$ , $\overline{CS} \ge V_{IH}$             | 7C148 | Com'l          |      | 15                 |      | 10   | mA |
|                 | Power-Down Current                             |                                                        | Only  | Mil            |      |                    |      | 10   | 1  |
| I <sub>PO</sub> | Peak Power-On                                  | Max. $V_{CC}$ , $\overline{CS} \ge V_{IH}$             | 7C148 | Com'l          |      | 15                 |      | 10   | mA |
|                 | Current <sup>[3]</sup>                         |                                                        | Only  | Mil            |      |                    |      | 10   | 1  |
| Ios             | Output Short<br>Circuit Current <sup>[4]</sup> | $GND \leq V_O \leq V_{CC}$                             | ı     | Com'l          |      | ±275               |      | ±275 | mA |
|                 | Circuit Current[4]                             |                                                        |       | Mil            |      |                    |      | ±350 |    |

### Capacitance<sup>[5]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                         | 8    | pF   |

- See the last page of this specification for Group A subgroup testing information. A pull-up resistor to  $V_{CC}$  on the CS input is required to keep the device deselected during  $V_{CC}$  power-up. Otherwise current will exceed values given (CY7C148 For test purposes, not more than 1 output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. Tested initially and after any design or process changes that may affect these parameters.



### **AC Test Loads and Waveforms**





THÉVENIN EQUIVALENT Equivalent to:

### Switching Characteristics Over the Operating Range<sup>[2]</sup>

|                                |                                                             |                                         |      | 18–25<br>19–25    |      | 18-35<br>19-35 |      | 18–45<br>19–45 |      |
|--------------------------------|-------------------------------------------------------------|-----------------------------------------|------|-------------------|------|----------------|------|----------------|------|
| Parameter                      | Description                                                 |                                         | Min. | Max.              | Min. | Max.           | Min. | Max.           | Unit |
| READ CYCL                      | Ē                                                           |                                         | •    |                   | •    | •              |      |                |      |
| t <sub>RC</sub>                | Address Valid to Address Do Not Care Time (Read Cycle Time) |                                         | 25   |                   | 35   |                | 45   |                | ns   |
| t <sub>AA</sub>                | Address Valid to Data Out Valid Delay (Address Access Time) |                                         | 25   |                   | 35   |                | 45   | ns             |      |
| t <sub>ACS1</sub>              | Chip Select LOW to Data Out Valid (7C148 only)              |                                         |      | 25 <sup>[6]</sup> |      | 35             |      | 45             | ns   |
| t <sub>ACS2</sub>              |                                                             |                                         |      | 30 <sup>[7]</sup> |      | 35             |      | 45             | ns   |
| t <sub>ACS</sub>               | Chip Select LOW to Data Out Valid (7C14                     | 19 only)                                |      | 15                |      | 15             |      | 20             | ns   |
| t <sub>LZ</sub> <sup>[8]</sup> | Chip Select LOW to Data Out On 7C148                        |                                         | 8    |                   | 10   |                | 10   |                | ns   |
|                                |                                                             | 7C149                                   | 5    |                   | 5    |                | 5    |                |      |
| t <sub>HZ</sub> <sup>[8]</sup> | Chip Select HIGH to Data Out Off                            |                                         | 0    | 15                | 0    | 20             | 0    | 20             | ns   |
| t <sub>OH</sub>                | Address Unknown to Data Out Unknown Time                    |                                         | 0    |                   | 0    |                | 5    |                | ns   |
| t <sub>PD</sub>                | Chip Select HIGH to Power-Down Delay                        | 7C148                                   |      | 20                |      | 30             |      | 30             | ns   |
| t <sub>PU</sub>                | Chip Select LOW to Power-Up Delay                           | Chip Select LOW to Power-Up Delay 7C148 |      |                   | 0    |                | 0    |                | ns   |
| WRITE CYCI                     | Ē                                                           |                                         |      |                   |      |                |      |                |      |
| t <sub>WC</sub>                | Address Valid to Address Do Not Care (Write Cycle Time)     |                                         | 25   |                   | 35   |                | 45   |                | ns   |
| t <sub>WP</sub> <sup>[9]</sup> | Write Enable LOW to Write Enable HIGH                       |                                         | 20   |                   | 30   |                | 35   |                | ns   |
| t <sub>WR</sub>                | Address Hold from Write End                                 |                                         | 5    |                   | 5    |                | 5    |                | ns   |
| t <sub>WZ</sub> <sup>[8]</sup> | Write Enable to Output in High Z                            |                                         | 0    | 8                 | 0    | 8              | 0    | 8              | ns   |
| t <sub>DW</sub>                | Data in Valid to Write Enable HIGH                          |                                         | 12   |                   | 20   |                | 20   |                | ns   |
| t <sub>DH</sub>                | Data Hold Time                                              |                                         | 0    |                   | 0    |                | 0    |                | ns   |
| t <sub>AS</sub>                | Address Valid to Write Enable LOW                           |                                         | 0    |                   | 0    |                | 0    |                | ns   |
| t <sub>CW</sub> <sup>[9]</sup> | Chip Select LOW to Write Enable HIGH                        |                                         | 20   |                   | 30   |                | 40   |                | ns   |
| t <sub>OW</sub> <sup>[8]</sup> | Write Enable HIGH to Output in Low Z                        |                                         | 0    |                   | 0    |                | 0    |                | ns   |
| t <sub>AW</sub>                | Address Valid to End of Write                               |                                         | 20   |                   | 30   |                | 35   |                | ns   |

- 8.
- Chip deselected greater than 25 ns prior to selection.
  Chip deselected less than 25 ns prior to selection.
  Chip deselected less than 25 ns prior to selection.
  At any given temperature and voltage condition, t<sub>HZ</sub> is less than t<sub>LZ</sub> for all devices. Transition is measured ±500 mV from steady-state voltage with specified loading in part (b) of AC Test Loads.
  The internal write time of the memory is defined by the overlap of CS LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going high. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write.



### **Switching Waveforms**

# Read Cycle No.1 [10,11]



# **Read Cycle No. 2** [10,12]



### Write Cycle No.1 (WE Controlled)



- WE is HIGH for read cycle.
   Device is continuously selected, CS = V<sub>1</sub>.
   Address valid prior to or coincident with CS transition LOW.



### Switching Waveforms (continued)



Notes:

### Typical DC and AC Characteristics



Document #: 38-05059 Rev. \*\*

<sup>13.</sup> If  $\overline{\text{CS}}$  goes HIGH simultaneously with  $\overline{\text{WE}}$  HIGH, the output remains in a high-impedance state.



### Typical DC and AC Characteristics







### **Ordering Information**

| Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type                 | Operating<br>Range |
|---------------|---------------|-----------------|------------------------------|--------------------|
| 25            | CY7C148-25PC  | P3              | 18-Lead (300-Mil) Molded DIP | Commercial         |
| 35            | CY7C148-35PC  | P3              | 18-Lead (300-Mil) Molded DIP | Commercial         |
|               | CY7C148-35DMB | D4              | 18-Lead (300-Mil) CerDIP     | Military           |
| 45            | CY7C148-45PC  | P3              | 18-Lead (300-Mil) Molded DIP | Commercial         |
|               | CY7C148-45DMB | D4              | 18-Lead (300-Mil) CerDIP     | Military           |

| Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type                             | Operating<br>Range |
|---------------|---------------|-----------------|------------------------------------------|--------------------|
| 25            | CY7C149-25PC  | P3              | 18-Lead (300-Mil) Molded DIP             | Commercial         |
| 35            | CY7C149-35PC  | P3              | 18-Lead (300-Mil) Molded DIP             | Commercial         |
|               | CY7C149-35DMB | D4              | 18-Lead (300-Mil) CerDIP                 | Military           |
|               | CY7C149-35LMB | L50             | 18-Pin Rectangular Leadless Chip Carrier |                    |
| 45            | CY7C149-45PC  | P3              | 18-Lead (300-Mil) Molded DIP             | Commercial         |
|               | CY7C149-45DMB | D4              | 18-Lead (300-Mil) CerDIP                 | Military           |
|               | CY7C149-45LMB | L50             | 18-Pin Rectangular Leadless Chip Carrier |                    |



# MILITARY SPECIFICATIONS Group A Subgroup Testing

### **DC Characteristics**

| Parameters                      | Subgroups |
|---------------------------------|-----------|
| I <sub>OH</sub>                 | 1, 2, 3   |
| I <sub>OL</sub>                 | 1, 2, 3   |
| V <sub>IH</sub>                 | 1, 2, 3   |
| V <sub>IL</sub> Max.            | 1, 2, 3   |
| I <sub>IX</sub>                 | 1, 2, 3   |
| I <sub>OZ</sub>                 | 1, 2, 3   |
| I <sub>CC</sub>                 | 1, 2, 3   |
| I <sub>SB</sub> <sup>[14]</sup> | 1, 2, 3   |

# **Switching Characteristics**

| Parameters                        | Subgroups       |
|-----------------------------------|-----------------|
| READ CYCLE                        |                 |
| t <sub>RC</sub>                   | 7, 8, 9, 10, 11 |
| t <sub>AA</sub>                   | 7, 8, 9, 10, 11 |
| t <sub>ACS1</sub> <sup>[14]</sup> | 7, 8, 9, 10, 11 |
| t <sub>ACS2</sub> <sup>[14]</sup> | 7, 8, 9, 10, 11 |
| t <sub>ACS</sub> <sup>[15]</sup>  | 7, 8, 9, 10, 11 |
| t <sub>OH</sub>                   | 7, 8, 9, 10, 11 |
| WRITE CYCLE                       |                 |
| t <sub>WC</sub>                   | 7, 8, 9, 10, 11 |
| t <sub>WP</sub>                   | 7, 8, 9, 10, 11 |
| t <sub>WR</sub>                   | 7, 8, 9, 10, 11 |
| t <sub>DW</sub>                   | 7, 8, 9, 10, 11 |
| t <sub>DH</sub>                   | 7, 8, 9, 10, 11 |
| t <sub>AS</sub>                   | 7, 8, 9, 10, 11 |
| t <sub>AW</sub>                   | 7, 8, 9, 10, 11 |

<sup>14. 7</sup>C148 only. 15. 7C149 only.



# **18-Lead(300-Mil) CerDIP D4**MIL-STD-1835 D- 8Config.A



## 18-Pin Rectangular Leadless Chip Carrier L50

MIL-STD-1835 C-10A



### 18-Lead(300-Mil) Molded DIP P3





| Document Title: CY7C148 / CY7C149 1K x 4 Static RAM Document Number: 38-05059 |         |               |                 |                                               |  |
|-------------------------------------------------------------------------------|---------|---------------|-----------------|-----------------------------------------------|--|
| REV.                                                                          | ECN NO. | Issue<br>Date | Orig. of Change |                                               |  |
| **                                                                            | 110170  | 09/29/01      | SZV             | Change from Spec number: 38-00031 to 38-05059 |  |