

## 8Kx8 Static RAM

#### **Features**

- High speed
  - —20 ns
- Low active power
  - -605 mW
- · Low standby power
  - -110 mW
- CMOS for optimum speed/power
- Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub>, and OE features
- · TTL-compatible inputs and outputs
- Automatic power-down when deselected

#### **Functional Description**

The CY7C186 is a high-performance CMOS static RAM organized as 8192 words by 8 bits. Easy memory expansion is

provided by an active LOW chip enable  $(\overline{CE}_1)$ , an active HIGH chip enable  $(CE_2)$ , and active LOW output enable  $(\overline{OE})$  and three-state drivers. The device has an automatic power-down feature  $(\overline{CE}_1)$ , reducing the power consumption by over 80% when deselected. The CY7C186 is in a 600-mil-wide PDIP package and a 32-pin TSOP (std. pinout).

An active LOW write enable signal ( $\overline{\text{WE}}$ ) controls the writing/reading operation of the memory. When  $\overline{\text{CE}}_1$  and  $\overline{\text{WE}}$  inputs are both LOW and  $\text{CE}_2$  is HIGH, data on the eight data input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is written into the memory location addressed by the address present on the address pins (A0 through A12). Reading the device is accomplished by selecting the device and enabling the outputs,  $\overline{\text{CE}}_1$  and  $\overline{\text{OE}}$  active LOW,  $\overline{\text{CE}}_2$  active HIGH, while  $\overline{\text{WE}}$  remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins are present on the eight data input/output pins.

The input/output pins remain in a high-impedance state unless  $\underline{\mathsf{the}}$  chip is selected, outputs are enabled, and write enable  $(\overline{\mathsf{WE}})$  is HIGH. A die coat is used to insure alpha immunity.



#### Selection Guide[1]

|                                | 7C186-20 | 7C186-25 | 7C186-35 |
|--------------------------------|----------|----------|----------|
| Maximum Access Time (ns)       | 20       | 25       | 35       |
| Maximum Operating Current (mA) | 110      | 100      | 100      |
| Maximum Standby Current (mA)   | 20/15    | 20/15    | 20/15    |

<sup>1.</sup> For military specifications, see the CY7C186A datasheet.



### Pin Configurations (continued)



### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied.................55°C to +125°C Supply Voltage to Ground Potential.....-0.5V to +7.0V DC Voltage Applied to Outputs in High Z State<sup>[2]</sup>.....-0.5V to +7.0V 

| Output Current into Outputs (LOW)                      | 20 mA   |
|--------------------------------------------------------|---------|
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V  |
| Latch-Un Current                                       | >200 mA |

#### **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>CC</sub> |
|------------|------------------------|-----------------|
| Commercial | 0°C to +70°C           | 5V ± 10%        |

#### **Electrical Characteristics** Over the Operating Range

|                  |                                                |                                                                                                       | 7C18 | 86-20           | 7C186-25,35 |                 |      |
|------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|-----------------|-------------|-----------------|------|
| Parameter        | Description                                    | Test Conditions                                                                                       | Min. | Max.            | Min.        | Max.            | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                            | $V_{CC}$ = Min., $I_{OH}$ = -4.0 mA                                                                   | 2.4  |                 | 2.4         |                 | V    |
| V <sub>OL</sub>  | Output LOW Voltage                             | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA                                                      |      | 0.4             |             | 0.4             | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                             |                                                                                                       | 2.2  | V <sub>CC</sub> | 2.2         | V <sub>CC</sub> | V    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[2]</sup>               |                                                                                                       | -0.5 | 0.8             | -0.5        | 0.8             | V    |
| I <sub>IX</sub>  | Input Load Current                             | $GND \leq V_{I} \leq V_{CC}$                                                                          | -5   | +5              | <b>-</b> 5  | +5              | μΑ   |
| I <sub>OZ</sub>  | Output Leakage Current                         | $GND \le V_1 \le V_{CC}$ , Output Disabled                                                            | -5   | +5              | <b>-</b> 5  | +5              | μΑ   |
| I <sub>OS</sub>  | Output Short<br>Circuit Current <sup>[3]</sup> | V <sub>CC</sub> = Max.,<br>V <sub>OUT</sub> = GND                                                     |      | -300            |             | -300            | mA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating<br>Supply Current    | $V_{CC} = Max.,$<br>$I_{OUT} = 0 \text{ mA}$                                                          |      | 110             |             | 100             | mA   |
| I <sub>SB1</sub> | Automatic CE <sub>1</sub> Power-Down Current   | Max. V <sub>CC</sub> , <del>CE</del> <sub>1</sub> ≥ V <sub>IH</sub> ,<br>Min. Duty Cycle=100%         |      | 20              |             | 20              | mA   |
| I <sub>SB2</sub> | Automatic CE <sub>1</sub> Power-Down Current   | Max. $V_{CC}$ , $\overline{CE}_1 \ge V_{CC} - 0.3V$ , $V_{IN} \ge V_{CC} - 0.3V$ or $V_{IN} \le 0.3V$ |      | 15              |             | 15              | mA   |

### Capacitance<sup>[4]</sup>

| Parameter        | Description        | Test Conditions                    | Max. | Unit |
|------------------|--------------------|------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C$ , $f = 1$ MHz, | 7    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                    | 7    | pF   |

- Minimum voltage is equal to -3.0V for pulse durations less than 30 ns.
- Not more than 1 output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. Tested initially and after any design or process changes that may affect these parameters.



#### **AC Test Loads and Waveforms**



THÉVENIN EQUIVALENT Equivalent to: 167Ω OUTPUT -

### Switching Characteristics Over the Operating Range<sup>[5]</sup>

|                    |                                                                                   | 7C1  | 86-20 | 7C18 | 86-25 | 7C186-35 |      |      |
|--------------------|-----------------------------------------------------------------------------------|------|-------|------|-------|----------|------|------|
| Parameter          | Description                                                                       | Min. | Max.  | Min. | Max.  | Min.     | Max. | Unit |
| READ CYCLE         |                                                                                   | 1    | I.    | •    | ı     | •        | I.   |      |
| t <sub>RC</sub>    | Read Cycle Time                                                                   | 20   |       | 25   |       | 35       |      | ns   |
| t <sub>AA</sub>    | Address to Data Valid                                                             |      | 20    |      | 25    |          | 35   | ns   |
| t <sub>OHA</sub>   | Data Hold from Address Change                                                     | 5    |       | 5    |       | 5        |      | ns   |
| t <sub>ACE1</sub>  | CE <sub>1</sub> LOW to Data Valid                                                 |      | 20    |      | 25    |          | 35   | ns   |
| t <sub>ACE2</sub>  | CE <sub>2</sub> HIGH to Data Valid                                                |      | 20    |      | 25    |          | 35   | ns   |
| t <sub>DOE</sub>   | OE LOW to Data Valid                                                              |      | 9     |      | 12    |          | 15   | ns   |
| t <sub>LZOE</sub>  | OE LOW to Low Z                                                                   | 3    |       | 3    |       | 3        |      | ns   |
| t <sub>HZOE</sub>  | OE HIGH to High Z <sup>[6]</sup>                                                  |      | 8     |      | 10    |          | 10   | ns   |
| t <sub>LZCE1</sub> | CE <sub>1</sub> LOW to Low Z <sup>[7]</sup>                                       | 5    |       | 5    |       | 5        |      | ns   |
| t <sub>LZCE2</sub> | CE <sub>2</sub> HIGH to Low Z                                                     | 3    |       | 3    |       | 3        |      | ns   |
| t <sub>HZCE</sub>  | CE <sub>1</sub> HIGH to High Z <sup>[6, 7]</sup><br>CE <sub>2</sub> LOW to High Z |      | 8     |      | 10    |          | 10   | ns   |
| t <sub>PU</sub>    | CE <sub>1</sub> LOW to Power-Up                                                   | 0    |       | 0    |       | 0        |      | ns   |
| t <sub>PD</sub>    | CE <sub>1</sub> HIGH to Power-Down                                                |      | 20    |      | 20    |          | 20   | ns   |
| WRITE CYCLE        | [8]                                                                               |      |       |      |       |          |      |      |
| t <sub>WC</sub>    | Write Cycle Time                                                                  | 20   |       | 25   |       | 35       |      | ns   |
| t <sub>SCE1</sub>  | CE <sub>1</sub> LOW to Write End                                                  | 15   |       | 20   |       | 20       |      | ns   |
| t <sub>SCE2</sub>  | CE <sub>2</sub> HIGH to Write End                                                 | 15   |       | 20   |       | 20       |      | ns   |
| t <sub>AW</sub>    | Address Set-Up to Write End                                                       | 15   |       | 20   |       | 25       |      | ns   |
| t <sub>HA</sub>    | Address Hold from Write End                                                       | 0    |       | 0    |       | 0        |      | ns   |
| t <sub>SA</sub>    | Address Set-Up to Write Start                                                     | 0    |       | 0    |       | 0        |      | ns   |
| t <sub>PWE</sub>   | WE Pulse Width                                                                    | 15   |       | 15   |       | 20       |      | ns   |
| t <sub>SD</sub>    | Data Set-Up to Write End                                                          | 10   |       | 10   |       | 12       |      | ns   |
| t <sub>HD</sub>    | Data Hold from Write End                                                          | 0    |       | 0    |       | 0        |      | ns   |
| t <sub>HZWE</sub>  | WE LOW to High Z <sup>[6]</sup>                                                   |      | 7     |      | 7     |          | 8    | ns   |
| t <sub>LZWE</sub>  | WE HIGH to Low Z                                                                  | 5    |       | 5    |       | 5        |      | ns   |

Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified  $I_{OL}/I_{OH}$  and 30-pF load capacitance.  $I_{HZOE}$ , and  $I_{HZWE}$  are specified with  $C_L = 5$  pF as in part (b) of AC Test Loads. Transition is measured  $\pm 500$  mV from steady-state voltage. At any given temperature and voltage condition,  $I_{HZCE}$  is less than  $I_{LZCE}$  for any given device.

The internal write time of the memory is defined by the overlap of  $CE_1$  LOW,  $CE_2$  HIGH, and WE LOW. All signals must be active to initiate a write, and any signal can terminate a write by going inactive. The data input set-up and hold timing should be referenced to the trailing edge of the signal that terminates the write



### **Switching Waveforms**

### Read Cycle No. 1<sup>[9]</sup>



# Read Cycle No. 2<sup>[10, 11]</sup>



## Write Cycle No. 1 (WE Controlled)[11, 12]



- Device is continuously selected. OE, CE<sub>1</sub> = V<sub>IL</sub>. CE<sub>2</sub> = V<sub>IH</sub>.
   WE is HIGH for read cycle.
   Data I/O is High Z if OE = V<sub>IH</sub>, CE<sub>1</sub> = V<sub>IH</sub>, or WE = V<sub>IL</sub>.
   Address valid prior to or coincident with CE<sub>1</sub> transition LOW and CE<sub>2</sub> transition HIGH.
- 13. During this period, the I/Os are in the output state and input signals should not be applied.



## Switching Waveforms (continued)

Write Cycle No. 2 (CE Controlled)[11,12,14]



Write Cycle No. 3 (WE Controlled, OE LOW)[11, 14]



#### Notes:

14. If  $\overline{CE}_1$  goes HIGH simultaneously with  $\overline{WE}$  HIGH, the output remains in a high-impedance state.



### Typical DC and AC Characteristics





### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | Input/Output | Mode                |
|-----------------|-----------------|----|----|--------------|---------------------|
| Н               | Х               | Х  | Х  | High Z       | Deselect/Power-Down |
| Х               | L               | Х  | Х  | High Z       | Deselect            |
| L               | Н               | Н  | L  | Data Out     | Read                |
| L               | Н               | L  | Х  | Data In      | Write               |
| L               | Н               | Н  | Н  | High Z       | Deselect            |

## **Address Designators**

| Address<br>Name | Address<br>Function | DIP Pin<br>Number | TSOP Pin<br>Number |
|-----------------|---------------------|-------------------|--------------------|
| A4              | Х3                  | 2                 | 11                 |
| A5              | X4                  | 3                 | 12                 |
| A6              | X5                  | 4                 | 13                 |
| A7              | X6                  | 5                 | 14                 |
| A8              | X7                  | 6                 | 15                 |
| A9              | Y1                  | 7                 | 16                 |
| A10             | Y4                  | 8                 | 17                 |
| A11             | Y3                  | 9                 | 18                 |
| A12             | Y0                  | 10                | 19                 |
| A0              | Y2                  | 21                | 32                 |
| A1              | X0                  | 23                | 2                  |
| A2              | X1                  | 24                | 3                  |
| A3              | X2                  | 25                | 4                  |

## **Ordering Information**

| Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type                       | Operating<br>Range |
|---------------|---------------|-----------------|------------------------------------|--------------------|
| 20            | CY7C186-20PC  | P15             | 28-Lead (600-Mil) Molded DIP       | Commercial         |
|               | CY7C186-20ZC  | Z32             | 32-Lead Thin Small Outline Package |                    |
| 25            | CY7C186-25PC  | P15             | 28-Lead (600-Mil) Molded DIP       | Commercial         |
| 35            | CY7C186-35PC  | P15             | 28-Lead (600-Mil) Molded DIP       | Commercial         |



### **Package Diagrams**

### 28-Lead (600-Mil) Molded DIP P15



32-Lead Thin Small Outline Package Type I (8x20 mm) Z32





|      | Document Title: CY7C186 8Kx8 Static RAM<br>Document Number: 38-05280 |               |                    |                       |  |  |  |  |  |
|------|----------------------------------------------------------------------|---------------|--------------------|-----------------------|--|--|--|--|--|
| REV. | ECN NO.                                                              | Issue<br>Date | Orig. of<br>Change | Description of Change |  |  |  |  |  |
| **   | ** 114447 3/26/02 DSG Change from Spec number: 38-00240 to 38-05280  |               |                    |                       |  |  |  |  |  |