# **DALLAS** SEMICONDUCTOR

# DS1225Y 64K Nonvolatile SRAM

# FEATURES

- 10 years minimum data retention in the absence of external power
- Data is automatically protected during power loss
- Directly replaces 8K x 8 volatile static RAM or EE-PROM
- Unlimited write cycles
- Low-power CMOS
- JEDEC standard 28-pin DIP package
- Read and write access times as fast as 150 ns
- Full +10% operating range
- Optional industrial temperature range of -40°C to +85°C, designated IND

# **PIN ASSIGNMENT**

| NC  |          | 1  | 28 | VCC |
|-----|----------|----|----|-----|
| A12 |          | 2  | 27 | WE  |
| A7  |          | 3  | 26 | NC  |
| A6  |          | 4  | 25 | A8  |
| A5  |          | 5  | 24 | A9  |
| A4  |          | 6  | 23 | A11 |
| A3  |          | 7  | 22 | OE  |
| A2  |          | 8  | 21 | A10 |
| A1  |          | 9  | 20 | CE  |
| A0  |          | 10 | 19 | DQ7 |
| DQ0 |          | 11 | 18 | DQ6 |
| DQ1 |          | 12 | 17 | DQ5 |
| DQ2 |          | 13 | 16 | DQ4 |
| GND |          | 14 | 15 | DQ3 |
|     | <u> </u> |    |    |     |

28-PIN ENCAPSULATED PACKAGE 720 MIL EXTENDED

# **PIN DESCRIPTION**

| A <sub>0</sub> - A <sub>12</sub> | - | Address Inputs   |
|----------------------------------|---|------------------|
| DQ <sub>0</sub> -DQ <sub>7</sub> | - | Data In/Data Out |
| CE                               | - | Chip Enable      |
| WE                               | - | Write Enable     |
| OE                               | - | Output Enable    |
| V <sub>CC</sub>                  | - | Power (+5V)      |
| GND                              | _ | Ground           |
| NC                               | _ | No Connect       |

### DESCRIPTION

The DS1225Y 64K Nonvolatile SRAM is a 65,536-bit, fully static, nonvolatile RAM organized as 8192 words by 8 bits. Each NV SRAM has a self-contained lithium energy source and control circuitry which constantly monitors  $V_{CC}$  for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. The NV SRAM can be used in place of existing 8K x 8 SRAMs directly conforming to the popular bytewide 28-pin DIP standard. The DS1225Y also matches the pinout of the 2764 EPROM or the 2864 EEPROM, allowing direct substitution while enhancing performance. There is no limit on the number of write cycles that can be executed and no additional support circuitry is required for microprocessor interfacing.

©Copyright 1995 by Dallas Semiconductor Corporation. All Rights Reserved. For important information regarding patents and other intellectual property rights, please refer to Dallas Semiconductor data books.

### **READ MODE**

The DS1225Y executes a read cycle whenever  $\overline{WE}$  (Write Enable) is inactive (high) and  $\overline{CE}$  (Chip Enable) and  $\overline{OE}$  (Output Enable) are active (low). The unique address specified by the 13 address inputs (A<sub>0</sub>-A<sub>12</sub>) defines which of the 8192 bytes of data is to be accessed. Valid data will be available to the eight data output drivers within t<sub>ACC</sub> (Access Time) after the last address input signal is stable, providing that  $\overline{CE}$  and  $\overline{OE}$  access times are also satisfied. If  $\overline{OE}$  and  $\overline{CE}$  access times are not satisfied, then data access must be measured from the later occurring signal ( $\overline{CE}$  or  $\overline{OE}$ ) and the limiting parameter is either t<sub>CO</sub> for  $\overline{CE}$  or t<sub>OE</sub> for  $\overline{OE}$  rather than address access.

### WRITE MODE

The DS1225Y executes a write cycle whenever the  $\overline{WE}$ and  $\overline{CE}$  signals are active (low) after address inputs are stable. The latter occurring falling edge of  $\overline{CE}$  or  $\overline{WE}$  will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of  $\overline{CE}$  or  $\overline{WE}$ . All address inputs must be kept valid throughout the write cycle.  $\overline{WE}$  must return to the high state for a minimum recovery time (t<sub>WR</sub>) before another cycle can be initiated. The  $\overline{OE}$  control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers are enabled ( $\overline{CE}$  and  $\overline{OE}$  active) then  $\overline{WE}$  will disable the outputs in t<sub>ODW</sub> from its falling edge.

# DATA RETENTION MODE

The DS1225Y provides full functional capability for V<sub>CC</sub> greater than 4.5 volts and write protects at 4.25 nominal. Data is maintained in the absence of V<sub>CC</sub> without any additional support circuitry. The DS1225Y constantly monitors V<sub>CC</sub>. Should the supply voltage decay, the NV SRAM automatically write protects itself, all inputs become "don't care," and all outputs become high impedance. As V<sub>CC</sub> falls below approximately 3.0 volts, a power switching circuit connects the lithium energy source to RAM to retain data. During power-up, when V<sub>CC</sub> rises above approximately 3.0 volts, the power switching circuit connects external V<sub>CC</sub> to RAM and disconnects the lithium energy source. Normal RAM operation can resume after V<sub>CC</sub> exceeds 4.5 volts.

DS1225Y

### **ABSOLUTE MAXIMUM RATINGS\***

Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature

-0.3V to +7.0V 0°C to 70°C; -40°C to +85°C for IND parts -40°C to +70°C; -40°C to +85°C for IND parts 260°C for 10 seconds

\* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

| RECOMMENDED DC OPERATING CONDITIONS (0°C to 70°C |                 |     |     |                 |       |       |
|--------------------------------------------------|-----------------|-----|-----|-----------------|-------|-------|
| PARAMETER                                        | SYM             | MIN | ТҮР | MAX             | UNITS | NOTES |
| Power Supply Voltage                             | V <sub>CC</sub> | 4.5 | 5.0 | 5.5             | V     |       |
| Input Logic 1                                    | VIH             | 2.2 |     | V <sub>CC</sub> | V     |       |
| Input Logic 0                                    | V <sub>IL</sub> | 0.0 |     | +0.8            | V     |       |

# **RECOMMENDED DC OPERATING CONDITIONS**

# DC ELECTRICAL CHARACTERISTICS

 $(0^{\circ}C \text{ to } 70^{\circ}C; V_{CC} = 5V \pm 10\%)$ 

|                                                           |                   |      |      |      | (0.010700, 000) = 0.01070 |       |  |
|-----------------------------------------------------------|-------------------|------|------|------|---------------------------|-------|--|
| PARAMETER                                                 | SYMBOL            | MIN  | TYP  | MAX  | UNITS                     | NOTES |  |
| Input Leakage Current                                     | Ι <sub>ΙL</sub>   | -1.0 |      | +1.0 | μΑ                        |       |  |
| $\frac{I/O}{CE} \ge V_{IH} \le V_{CC}$                    | I <sub>IO</sub>   | -1.0 |      | +1.0 | μΑ                        |       |  |
| Output Current @ 2.4V                                     | I <sub>ОН</sub>   | -1.0 |      |      | mA                        |       |  |
| Output Current @ 0.4V                                     | I <sub>OL</sub>   | 2.0  |      |      | mA                        |       |  |
| Standby Current $\overline{CE} = 2.2V$                    | I <sub>CCS1</sub> |      | 5    | 10   | mA                        |       |  |
| Standby Current $\overline{CE} = V_{CC}$ -0.5V            | I <sub>CCS2</sub> |      | 3    | 5    | mA                        |       |  |
| Operating Current t <sub>CYC</sub> =200ns<br>(Commercial) | I <sub>CCO1</sub> |      |      | 75   | mA                        |       |  |
| Operating Current t <sub>CYC</sub> =200ns<br>(Industrial) | I <sub>CCO1</sub> |      |      | 85   | mA                        |       |  |
| Write Protection Voltage                                  | V <sub>TP</sub>   |      | 4.25 |      | V                         | 10    |  |

### **AC ELECTRICAL CHARACTERISTICS** (0°C to 70°C; V<sub>CC</sub>=5.0V $\pm$ 10%) DS1225Y-150 DS1225Y-170 DS1225Y-200 PARAMETER SYMBOL MIN MAX MIN MAX MIN MAX UNITS NOTES Read Cycle Time 150 170 200 t<sub>RC</sub> ns Access Time 150 170 200 ns t<sub>ACC</sub> OE to Output Valid 70 80 100 t<sub>OE</sub> ns CE to Output Valid 150 170 200 t<sub>CO</sub> ns OE or CE to 5 5 5 5 ns $t_{\text{COE}}$ Output Active Output High Z from De-35 35 35 5 t<sub>OD</sub> ns selection Output Hold from Ad-5 5 5 ns t<sub>OH</sub> dress Change Write Cycle Time 150 170 200 ns t<sub>WC</sub> Write Pulse Width 100 120 150 3 ns t<sub>WP</sub> Address Setup Time 0 0 0 $t_{\mathsf{AW}}$ ns Write Recovery Time 0 0 0 ns 11 t<sub>WR1</sub> 10 10 10 12 t<sub>WR2</sub> ns Output High Z from $\overline{\text{WE}}$ 35 35 35 5 ns t<sub>ODW</sub> Output Active from WE $t_{\mathsf{OEW}}$ 5 5 5 ns 5 70 Data Setup Time 60 80 4 t<sub>DS</sub> ns Data Hold Time 0 0 0 11 t<sub>DH1</sub> ns 10 10 10 ns 12 t<sub>DH2</sub>

# CAPACITANCE

 $(t_{\Delta} = 25^{\circ}C)$ 

|                          |                  |     |     |     |       | $(1_{A} - 200)$ |
|--------------------------|------------------|-----|-----|-----|-------|-----------------|
| PARAMETER                | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES           |
| Input Capacitance        | C <sub>IN</sub>  |     |     | 10  | pF    |                 |
| Input/Output Capacitance | C <sub>I/O</sub> |     |     | 10  | pF    |                 |



SEE NOTE 1

# WRITE CYCLE 1



SEE NOTE 2, 3, 4, 6, 7 AND 8





SEE NOTE 2, 3, 4, 6, 7 AND 8

110395 5/8

## **POWER-DOWN/POWER-UP CONDITION**



### **POWER-DOWN/POWER-UP TIMING**

| PARAMETER                                                        | SYM              | MIN | MAX | UNITS | NOTES |
|------------------------------------------------------------------|------------------|-----|-----|-------|-------|
| $\overline{\text{CE}}$ at V <sub>IH</sub> before Power-Down      | t <sub>PD</sub>  | 0   |     | μs    | 10    |
| $V_{CC}$ Slew from $V_{TP}$ to 0V ( $\overline{CE}$ at $V_{IH})$ | t <sub>F</sub>   | 100 |     | μs    |       |
| $V_{CC}$ Slew from 0V to $V_{TP}$ ( $\overline{CE}$ at $V_{IH})$ | t <sub>R</sub>   | 0   |     | μs    |       |
| $\overline{\text{CE}}$ at V <sub>IH</sub> after Power-Up         | t <sub>REC</sub> |     | 2   | ms    |       |

 $(t_A = 25^{\circ}C)$ 

110395 6/8

| PARAMETER                    | SYM             | MIN | MAX | UNITS | NOTES |
|------------------------------|-----------------|-----|-----|-------|-------|
| Expected Data Retention Time | t <sub>DR</sub> | 10  |     | years | 9     |

# WARNING:

Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode.

# NOTES:

- 1.  $\overline{\text{WE}}$  is high for a read cycle.
- 2.  $\overline{OE} = V_{IH}$  or  $V_{IL}$ . If  $\overline{OE} = V_{IH}$  during a write cycle, the output buffers remain in a high impedance state.
- t<sub>WP</sub> is specified as the logical AND of CE and WE. t<sub>WP</sub> is measured from the latter of CE or WE going low to the earlier of CE or WE going high.
- 4.  $t_{DS}$  is measured from the earlier of  $\overline{CE}$  or  $\overline{WE}$  going high.
- 5. These parameters are sampled with a 5 pF load and are not 100% tested.
- If the CE low transition occurs simultaneously with or later than the WE low transition in Write Cycle 1, the output buffers remain in a high impedance state during this period.
- If the CE high transition occurs prior to or simultaneously with the WE high transition, the output buffers remain in a high impedance state during this period.

7

- 8. If WE is low or the WE low transition occurs prior to or simultaneously with the CE low transition, the output buffers remain in a high impedance state during this period.
- 9. Each DS1225Y is marked with a 4-digit date code AABB. AA designates the year of manufacture. BB designates the week of manufacture. The expected t<sub>DR</sub> is defined as starting at the date of manufacture.
- 10. In a power down condition the voltage on any pin may not exceed the voltage on  $V_{CC}$ .
- 11.  $t_{WR1}$ ,  $t_{DH1}$  are measured from  $\overline{WE}$  going high.
- 12.  $t_{WR2}$ ,  $t_{DH2}$  are measured from  $\overline{CE}$  going high.
- 13. DS1225Y modules are recongnized by Underwriters Laboratory (U.L.®) under file E99151 (R).

# DC TEST CONDITIONS

Outputs open. All voltages are referenced to ground.

# AC TEST CONDITIONS

Output Load: 100pF + 1TTL Gate Input Pulse Levels: 0-3.0V Timing Measurement Reference Levels Input:1.5V Output: 1.5V Input Pulse Rise and Fall Times: 5ns

### **ORDERING INFORMATION**



110395 7/8



# DS1225Y NONVOLATILE SRAM, 28-PIN 720 MIL EXTENDED MODULE



| PKG   | 28-1  | PIN   |
|-------|-------|-------|
| DIM   | MIN   | МАХ   |
| A IN. | 1.520 | 1.540 |
| MM    | 38.61 | 39.12 |
| B IN. | 0.695 | 0.720 |
| MM    | 17.65 | 18.29 |
| C IN. | 0.395 | 0.415 |
| MM    | 10.03 | 10.54 |
| D IN. | 0.100 | 0.130 |
| MM    | 2.54  | 3.30  |
| E IN. | 0.017 | 0.030 |
| MM    | 0.43  | 0.76  |
| F IN. | 0.120 | 0.160 |
| MM    | 3.05  | 4.06  |
| G IN. | 0.090 | 0.110 |
| MM    | 2.29  | 2.79  |
| H IN. | 0.590 | 0.630 |
| MM    | 14.99 | 16.00 |
| J IN. | 0.008 | 0.012 |
| MM    | 0.20  | 0.30  |
| K IN. | 0.015 | 0.021 |
| MM    | 0.38  | 0.53  |

