

# 2 MEG VRAM

# 256K x 8 DRAM WITH 512 x 8 SAM

## **FEATURES**

- Industry standard pinout, timing, and functions
- High-performance, CMOS silicon-gate process
- Single +5V ±10% power supply
- Inputs and outputs are fully TTL compatible
- Refresh modes: RAS ONLY, CAS-BEFORE-RAS, and HIDDEN
- 512-cycle refresh within 8ms
- FAST PAGE MODE
- Dual port organization: 256K x 8 DRAM port
   512 x 8 SAM port
- No refresh required for serial access memory
- Low power: 10mW standby; 300mW active, typical
- Fast access times 70ns random, 22ns serial

## SPECIAL FUNCTIONS

- NONPERSISTENT MASKED WRITE
- BLOCK WRITE
- SPLIT READ TRANSFER

## **OPTIONS**

#### MARKING

| Timing [DRAM, SAM (Cycle/Access)] |               |
|-----------------------------------|---------------|
| 70ns, 25/22ns                     | - 7           |
| 80ns, 30/25ns                     | - 8           |
| 100ns, 30/27ns                    | -10           |
|                                   | 80ns, 30/25ns |

Packages

| Plastic SOJ (400 mil)                 | DJ |
|---------------------------------------|----|
| Plastic TSOP (400 mil)                | TĞ |
| Plastic TSOP (400 mil) reverse pinout | RG |

## GENERAL DESCRIPTION

The MT42C8255 is a high speed, dual port CMOS dynamic random access memory or video RAM (VRAM) containing 2,097,152 bits. These bits may be accessed by an 8-bit wide DRAM port or by a 512 x 8 bit serial access memory (SAM) port. Data may be transferred from the DRAM to the SAM.

The DRAM portion of the VRAM is functionally identical to the MT4C4256 (256K x 4-bit DRAM), with the addition of MASKED WRITE and BLOCK WRITE. Eight 512-bit data registers make up the serial access memory portion of the VRAM. Data I/O and internal data transfer



are accomplished using three separate data paths: the 8-bit random access I/O port, the eight internal 512-bit wide paths between the DRAM and the SAM, and the 8-bit serial output port for the SAM. The rest of the circuitry consists of the control, timing, and address decoding logic.

MT42C8255

Micron Technology, Inc., receives the right to change products or specifications without notice #1991, Micron Technology, Inc.



Each port may be operated asynchronously and independently of the other except when data is being transferred internally. As with all DRAMs, the VRAM must be refreshed to maintain data. The refresh cycles must be timed so that all 512 combinations of RAS addresses are executed at least every 8ms (regardless of sequence). Micron recommends evenly spaced refresh cycles for maximum data integrity. An internal transfer between the DRAM and the SAM counts as a refresh cycle. The SAM portion of the VRAM is fully static and does not require any refresh.

The operation and control of the MT42C8255 are optimized for high performance graphics and communication designs. The dual port architecture is well suited to buffering the sequential data types used in raster graphics display, serial/parallel networking and data communications. Special features such as SPLIT READ TRANSFER and BLOCK WRITE allow further enhancements to system performance.

## **FUNCTIONAL BLOCK DIAGRAM**





## **PIN DESCRIPTIONS**

| SOJ PIN<br>NUMBERS                     | TSOP(TG) PIN<br>NUMBERS                | SYMBOL   | TYPE             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------|----------------------------------------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                      | 2                                      | SC       | Input            | Serial Clock: Clock input to the serial address counter for the SAM registers.                                                                                                                                                                                                                                                                                                         |
| 7                                      | 7                                      | TR/OE    | Input            | Transfer Enable: Enables an Internal TRANSFER operation at RAS (H → L), or Output Enable: Enables the DRAM output buffers when taken LOW after RAS goes LOW (CAS must also be LOW), otherwise the output buffers are in a High-Z state.                                                                                                                                                |
| 13                                     | 15                                     | ME/WE    | Input            | Mask Enable: If ME/WE is LOW at the falling edge of RAS, a MASKED WRITE cycle is performed, or Write Enable: ME/WE is also used to select a READ (ME/WE = H) or WRITE (ME/WE = L) cycle when accessing the DRAM and READ TRANSFER (ME/WE = H) to the SAM.                                                                                                                              |
| 35                                     | 39                                     | SE       | Input            | Serial Port Enable: SE enables the serial output buffers and allows a serial READ operation to occur, otherwise the output buffers are in a High-Z state. The SAM address count will be incremented by the rising edge of SC when SE is inactive (HIGH).                                                                                                                               |
| 29                                     | 31                                     | DSF      | Input            | Special Function Select: DSF is used to indicate which special functions (BLOCK WRITE, MASKED WRITE, SPLIT TRANSFER, etc.) are used for a particular access cycle (see Truth Table).                                                                                                                                                                                                   |
| 14                                     | 16                                     | RAS      | Input            | Row Address Strobe: RAS is used to clock-in the 9 row-address bits and strobe the ME/WE, TR/OE, DSF, SE, CAS and DQ inputs. It also acts as the master chip enable, and must fall for initiation of any DRAM or TRANSFER cycle.                                                                                                                                                        |
| 27                                     | 29                                     | CAS      | Input            | Column Address Strobe: CAS is used to clock-in the 9 columnaddress bits and as a strobe for the DSF input (BLOCK WRITE only).                                                                                                                                                                                                                                                          |
| 25, 24, 23<br>22, 19, 18<br>17, 16, 15 | 27, 26, 25<br>24, 21, 20<br>19, 18, 17 | A0 to A8 | Input            | Address Inputs: For the DRAM operation, these inputs are multiplexed and clocked by RAS and CAS to select one 8-bit word out of the 262,144 available. During TRANSFER operations, A0 to A8 indicate the DRAM row being accessed (when RAS goes LOW) and A0-A8 indicate the SAM start address (when CAS goes LOW). A8 = "don't care" for the start address during SPLIT READ TRANSFER. |
| 8, 9, 10, 11<br>31, 32, 33<br>34       | 8, 9, 10, 13<br>35, 36, 37<br>38       | DQ1-DQ8  | Input/<br>Output | DRAM Data I/O: Data input/output for DRAM access cycles: These pins also act as inputs for Color Register load cycles, Bit Masks and Column Mask for BLOCK WRITE.                                                                                                                                                                                                                      |
| 3, 4, 5, 6, 36<br>37, 38, 39           | 3, 4, 5, 6, 40<br>41, 42, 43           | SQ1-SQ8  | Output           | Serial Data Out: Output or High-Z.                                                                                                                                                                                                                                                                                                                                                     |
| 26                                     | 28                                     | QSF      | Output           | Split SAM Status: QSF indicates which half of the SAM is being accessed. LOW if address is 0-255, HIGH if address is 256-511.                                                                                                                                                                                                                                                          |
| 28                                     | 30                                     | GND      | _                | No Connect/GND: This pin must be tied to ground to allow for upward functional compatibility with future VRAM feature sets.                                                                                                                                                                                                                                                            |
| 1, 20                                  | 1, 22                                  | Vcc      | Supply           | Power Supply: +5V ±10%                                                                                                                                                                                                                                                                                                                                                                 |
| 12, 21<br>30, 40                       | 14, 23<br>32, 44                       | Vss      | Supply           | Ground                                                                                                                                                                                                                                                                                                                                                                                 |

MT 42C9255 REV. 1/3/92 Micron Technology, Inc., reserves the right to change products or specifics time without notice @1981, Micron Technology, Inc.



## **FUNCTIONAL DESCRIPTION**

The MT42C8255 can be divided into three functional blocks (see Figure 1): the DRAM, the transfer circuitry, and the SAM. All of the operations described below are shown in the AC Timing Diagrams section of this data sheet and summarized in the Truth Table.

Note:

For dual-function pins, the function not being discussed will be surrounded by parentheses. For example, the  $\overline{TR}/\overline{OE}$  pin will be shown as  $\overline{TR}/\overline{OE}$  in references to transfer operations.

## DRAM OPERATION

#### DRAM REFRESH

Like any DRAM-based memory, the MT42C8255 VRAM must be refreshed to retain data. All 512 row address combinations must be accessed within 8ms. The MT42C8255 supports CAS-BEFORE-RAS, RAS-ONLY and HIDDEN types of refresh cycles.

For the CAS-BEFORE-RAS REFRESH (CBR) cycle, the row addresses are generated and stored in an internal address counter. The user need not supply any address data, and simply must perform 512 CAS-BEFORE-RAS cycles within the 8ms time period.

The refresh address must be generated externally and applied to A0-A8 inputs for RAS-ONLY REFRESH cycles. The DQ pins remain in a High-Z state for both the RAS-ONLY and CAS-BEFORE-RAS cycles.

HIDDEN REFRESH cycles are performed by toggling RAS (and keeping CAS LOW) after a READ or WRITE cycle. This performs CAS-BEFORE-RAS cycles but does not disturb the DQ lines.

Any DRAM READ, WRITE, or TRANSFER cycle also refreshes the DRAM row being accessed. The SAM portion of the MT42C8255 is fully static and does not require any refreshing.

#### DRAM ACCESS CYCLES (RW)

The DRAM portion of the VRAM is nearly identical to standard 256K x4 DRAMs. However, because several of the DRAM control pins are used for additional functions on this part, several conditions that were undefined or in "don't care" states for the DRAM are specified for the VRAM. These conditions are highlighted in the following discussion. In addition, the VRAM has special functions that can be used when writing to the DRAM.

The 18 address bits that are used to select an 8-bit word from the 262,144 available are latched into the chip using

the A0-A8, RAS and CAS inputs. First, the nine row-address bits are set up on the address inputs and clocked into the part when RAS transitions from HIGH-to-LOW. Next, the 9 column address bits are set up on the address inputs and clocked-in when CAS goes from HIGH-to-LOW.

Note:

RAS also acts as a "master" chip enable for the VRAM. If RAS is inactive, HIGH, all other DRAM control pins (CAS, TR/OE, ME/WE, etc.) are "don't care" and may change state without effect. No DRAM or TRANSFER cycles will be initiated without RAS falling.

For single port DRAMS, the OE pin is a "don't care" when RAS goes LOW. However, for the VRAM, when RAS goes LOW, TR/(OE) selects between DRAM access or TRANS-FER cycles. TR/(OE) must be HIGH at the RAS HIGH-to-LOW transition for all DRAM operations (except CAS-BEFORE-RAS).

A DRAM READ operation is performed if (ME)/WE is HIGH when CAS goes LOW and remains HIGH until CAS goes HIGH. The data from the memory cells selected will appear at the DQ1-DQ8 port. The (TR)/OE input must transition from HIGH-to-LOW some time after RAS falls to enable the DRAM output port.

For single port DRAMs, WE is a "don't care" when RAS goes LOW. For the VRAM, ME/WE performs two functions; write mask enable and data write enable. ME/(WE) is used, when RAS goes LOW, to select between a MASKED WRITE cycle and a normal WRITE cycle. If ME/(WE) is LOW at the RAS HIGH-to-LOW transition, a MASKED WRITE operation is selected. For any non-masked DRAM access cycle (READ or WRITE), ME/(WE) must be HIGH at the RAS HIGH-to-LOW transition. If (ME)/WE is LOW before CAS goes LOW, a DRAM EARLY-WRITE operation is performed and the data present on the DQ1-DQ8 data port will be written into the selected memory cells. If (ME)/WE goes LOW after CAS goes LOW, a DRAM LATE-WRITE operation is performed (refer to the AC timing diagrams).

The VRAM can perform all the normal DRAM cycles including READ, EARLY-WRITE, LATE-WRITE, READ-MODIFY-WRITE, FAST-PAGE-MODE READ, FAST-PAGE-MODE WRITE (Late or Early), and FAST-PAGE-MODE READ-MODIFY-WRITE. Refer to the AC timing parameters and diagrams in the data sheet for more details on these operations.



## MASKED WRITE (RWM)

The MASKED WRITE feature eliminates the need to do a READ-MODIFY-WRITE cycle when changing individual bits within the 8-bit word. When ME/(WE) and DSF are LOW at the RAS HIGH-to-LOW transition, a MASKED WRITE is performed.

The MT42C8255 supports only the nonpersistent mode of MASKED WRITE. In this mode, mask data must be entered with every RAS falling edge. The data (mask data) present on the DQ1-DQ8 inputs will be written into the mask data register (see Figure 1). The mask data acts as an individual write enable for each of the eight DQ1-DQ8 pins. If a LOW (logic "0") is written to a mask data register bit, the input port for that bit is disabled during the subsequent WRITE operation and no new data will be written to that

DRAM cell location. A HIGH (logic "1") on a mask data register bit enables the input port and allows normal WRITE operation to proceed. Note that CAS is still HIGH. When CAS goes LOW, the bits present on the DQ1-DQ8 inputs will be either written to the DRAM (if the mask data bit is HIGH) or ignored (if the mask data bit is LOW). The DRAM contents that correspond to masked input bits will not be changed during the WRITE cycle. The mask data register is cleared at the end of every nonpersistent MASKED WRITE.

FAST PAGE MODE can be used with MASKED WRITE to write several column locations in an addressed row. The same mask is used during the entire FAST-PAGE-MODE RAS cycle.



Figure 1
NONPERSISTENT MASKED WRITE EXAMPLE

MT42C8255 REV. 1/3/92 Micron Technology, Inc., reserves the right to change products of appoints over white income @1981, Micron Technology, Inc.



Figure 2
BLOCK WRITE EXAMPLE

### **BLOCK WRITE (BW)**

If DSF is HIGH when CAS goes LOW, the MT42C8255 will perform a BLOCK WRITE cycle instead of a normal WRITE cycle. In BLOCK WRITE cycles, the contents of the color register are directly written to four adjacent column locations (see Figure 2). The color register must be loaded prior to beginning BLOCK WRITE cycles (see LOAD COLOR REGISTER). Each DQ location of the color register is written to the four column locations (or any of the four that are enabled) in the corresponding DQ bit plane.

The row is addressed as in a normal DRAM WRITE cycle. However when CAS goes LOW, only the A2-A8 inputs are used. A2-A8 specify the "block" of four adjacent column locations that will be accessed. The DQ inputs (DQ1, 2, 3, and 4) are then used to determine what combination of the four column locations will be changed. The DQ inputs are "written" at the falling edge of CAS or WE, whichever occurs later (see the WRITE cycle waveforms). The table on this page illustrates how each of the DQ inputs is used to selectively enable or disable individual column locations within the block. The write enable controls are active HIGH; a logic "1" enables the WRITE function and a logic "0" disables the WRITE function.

## MASKED BLOCK WRITE (BWM)

The MASKED WRITE functions may be used during BLOCK WRITE cycles. MASKED BLOCK WRITE operates exactly like the normal MASKED WRITE except the mask is now applied to the 8 bit-planes of 4 column locations instead of just one column location.

The combination of ME/(WE) LOW and DSFLOW when RAS goes LOW initiates a nonpersistant MASKED WRITE cycle. To perform a MASKED BLOCK WRITE, the DSF pin must be HIGH when CAS goes LOW. By using both the column mask input and the MASKED WRITE function of BW, any combination of the eight bit planes may be masked, along with any combination of the four column locations.

|        | COLUMN ADDRE | SS CONTROLLED |
|--------|--------------|---------------|
| INPUTS | AO           | A1            |
| DQ1    | 0            | 0             |
| DQ2    | 1            | 0             |
| DQ3    | 0            | 1             |
| DQ4    | 1            | 1             |



### LOAD COLOR REGISTER (LCR)

A LOAD COLOR REGISTER cycle is identical to the LOAD MASK REGISTER cycle except DSF is HIGH when CAS goes LOW. The contents of the 8-bit color register are retained until changed by another LOAD COLOR REGISTER cycle (or the part loses power) and are used as data inputs during BLOCK WRITE cycles.

## TRANSFER OPERATIONS

TRANSFER operations are initiated when TR/(OE) is LOW at the falling edge of RAS. The state of (ME)/WE when RAS goes LOW indicates the direction of the TRANSFER (to or from the DRAM), and DSF is used to select between NORMAL TRANSFER and SPLITTRANSFER cycles. Each of the TRANSFER cycles is described in this section.

### **READ TRANSFER (RT)**

If (ME)/WE is HIGH and DSF is LOW when RAS goes LOW, a READ TRANSFER cycle is selected. The row address bits indicate which eight 512-bit DRAM row planes are transferred to the eight SAM data register planes. The column address bits indicate the start address (or Tap address) of the serial output cycle from the SAM data registers. CAS must fall for every RT in order to load a valid Tap address. An RT may be accomplished in two ways. If the transfer is to be synchronized with the serial clock, SC, (REAL-TIME READ TRANSFER), TR/(OE) is taken HIGH after CAS goes LOW. The TRANSFER will be made when TR/(OE) goes HIGH. If the transfer does not have to be synchronized with SC (READ TRANSFER), TR/(OE) may go HIGH before CAS goes LOW and the actual data TRANS-



Figure 3
TYPICAL SPLIT-READ-TRANSFER INITIATION SEQUENCE

MT42C8255 REV. 1/3/92 Micron Technology, Inc., reserves the right to change products or specifications without notice 6:1891. Micron Technology Inc.



FER will be timed internally (refer to the AC Timing Diagrams). During the TRANSFER, 40% bits of DRAM data are written into the SAM data registers and the Tap address is stored in an internal 8-bit register. The split SAM status pin (QSF) will be LOW if the Tap is in the lower half (addresses 0 through 255), and HIGH if it is in the upper half (256 through 511). If SE is LOW, the first bits of the new row data will appear at the serial outputs with the first SC clock pulse. SE enables the serial outputs and may be either HIGH or LOW during this operation. The SAM address pointer will increment with the SC LOW-to-HIGH transition, regardless of the state of SE.

## SPLIT READ TRANSFER (SRT)

The SPLIT READ TRANSFER (SRT) cycle eliminates the critical transfer timing required to maintain a continuous serial output data stream. When using normal TRANSFER cycles to do midline reloads, a REAL-TIME READ TRANSFER must be done. The REAL-TIME READ TRANSFER has to occur between the last clock of "old" data and first clock of the "new" data of the SAM port.

When using the SPLIT TRANSFER mode, the SAM is divided into an upper half and a lower half. While data is being serially read from one half of the SAM, new DRAM data may be transferred to the other half. The transfer is not synchronized with the serial clock and may occur at any time while the other half is outputing data.

The TR/(OE) timing is also relaxed for SPLIT TRANSFER cycles. The rising edge of TR/(OE) is not used to complete the TRANSFER cycle and therefore is independent of the falling edge of CAS or the rising edge of SC. The transfer timing is generated internally for SPLIT TRANSFER cycles.

A "full" READ TRANSFER cycle must precede any sequence of SRT cycles to provide a reference to which half of the SAM theaccess will begin (the state of QSF). Then an SRT may be initiated by taking DSF HIGH when RAS goes LOW during the TRANSFER cycle. As in nonsplit transfers, the row address is used to specify the DRAM row to be transferred. The column address, A0-A7, is used to input the SAM Tap address. Address pin A8 is a "don't care" when the Tap address is loaded at the HIGH-to-LOW transition of CAS. It is internally generated in such a manner that the SPLIT TRANSFER will automatically be to the SAM half not being accessed.

Figure 3 shows a typical SRT initiation sequence. The normal READ TRANSFER is performed first, followed by an SRT of the same row to the upper half of the SAM. The SRT to the upper half is optional, and need only be done if the Tap for the upper half is #0. Serial access continues, and when the SAM address counter reaches 255 ("A8" = 0, A0-A7 = 1) the QSF output goes HIGH, and if an SRT was done for the upper half, the new Tap address is loaded for the next half ("A8" = 1, A0-A7 = Tap). Once the serial access has switched to the upper SAM (QSF has gone HIGH), new data may be transferred to the lower SAM. For example, the next step in Figure 3 would be to wait until QSF went LOW (indicating that row-1 data is shifting out of the lower SAM) and execute an SRT of the upper half of row 1 to the upper SAM. If the half boundary is reached before an SRT is done for the next half, the device will leave split mode and the access will start from address 256 if going to the upper half or at 0 if going to the lower half (see Figure 4).



Figure 4
SPLIT SAM TRANSFER



### **SERIAL OUTPUT**

The control inputs for serial output are SC and SE. The rising edge of SC increments the serial address counter and provides access to the next SAM location. SE enables or disables the serial output buffers.

Serial output of the SAM contents will start at the serial start address that was loaded in the SAM address counter during a READ or SPLIT READ TRANSFER cycle. The SC input increments the address counter and presents the contents of the next SAM location to the 8-bit port. SE is used as an output enable during the SAM output operation. The serial address is automatically incremented with every SC LOW-to-HIGH transition, regardless of whether SE is HIGH or LOW. The address progresses through the SAM and will wrap around (after count 255 or 511) to the Tap address of the next half for split modes. If an SRT was not performed before the half boundary is reached, the count will progress as illustrated in Figure 4. Address count will wrap around (after count 511) to Tap address 0 if in the "full" SAM modes.

## POWER-UP AND INITIALIZATION

When Vcc is initially supplied or when refresh is interrupted for more than 8ms, the MT42C8255 must be initialized.

After Vcc is at specified operating conditions, for  $100\mu s$  minimum, eight RAS cycles must be executed to initialize the dynamic memory array. Micron recommends that RAS =  $TR/OE \ge ViH$  during power up to ensure that the DRAM I/O pins (DQs) are in a High-Z state. The DRAM array will contain random data.

The SAM portion of the MT42C8255 is completely static in operation and does not require refresh or initialization. The SAM port will power-up with the Output pins (SQs) in High- Z, regardless of the state of SE. QSF initializes in the LOW state. The color register will contain random data after power-up.



တ

The MT42C8255 does not require a "1" on these pins, but to ensure compatibility with all 2 Meg VRAM function sets, it is recommended

accessed of the "new" SAM half after the boundary of the current half is reached (255 for lower half, 511 for upper half)

This is the first SAM address location that the first SC cycle will access. For Split SAM transfers, the Tap will be the first address location

The ROW that is addressed will be refreshed, but a ROW address is required.

NOTE:

3. During WRITE (including BLOCK WRITE) cycles, the input data is latched at the falling edge of CAS or MEWE, whichever is later.

Similarly, on READ cycles, the output data is valid after the falling edge of CAS or TRIOE, whichever is later.

1. These columns show what must be present on the A0-A8 inputs when RAS falls and when CAS falls. 2. These columns show what must be present on the DQ1-DQ8 inputs when RAS falls and when CAS falls.

# TRUTH TABLE

| 305      | CHIPTION                                       |     | MAG CALL | 120 120          |     | ANG EAL | 5   | 101               | 3             | DO1_DO82       | BECUSTER  |
|----------|------------------------------------------------|-----|----------|------------------|-----|---------|-----|-------------------|---------------|----------------|-----------|
|          | TORCION                                        |     | UVD LVT  | מאש לעדרושם בחמב |     | CVO LVE |     | Ş                 | 24            | 5              | 111010111 |
|          |                                                | CAS | 117/02   | TR/OF ME/WE      | DSF | DSF     | RAS | CAS               | RAS           | RAS CASWE      | COLOR     |
|          | DRAM OPERATIONS                                |     |          |                  |     |         |     |                   |               |                |           |
| <b>₩</b> | CAS-BEFORE TAS REFRESH                         | 0   | 7        | 10               | ×   | ı       | ×   | ×                 | ı             | ×              | ×         |
| <b>₽</b> | TAS ONLY REFRESH                               | -   | -        | ×                | ×   | 1       | HOW | 1                 | ×             | ı              | ×         |
| ₹        | NORMAL DRAM READ OR WRITE                      | -   | -        | -                | 0   | 0       | HOW | COLUMN            | ×             | VALID          | ×         |
|          |                                                |     |          |                  |     |         |     |                   |               | 22.2           |           |
| RWM      | MASKED WRITE TO DRAM (NEW MASK)                | 1   | ı        | 0                | 0   | 0       | MOH | COLUMN            | WRITE         | VALID<br>DATA  | ×         |
| ₽₩       | BLOCK WRITE TO DRAM                            | _   | -        | -                | 0   | 1       | HOW | COLUMN<br>(A2-A8) | X             | COLUMN<br>MASK | BSN       |
| BWM      | MASKED BLOCK WRITE TO DRAM (NEW MASK)          | 1   | 1        | 0                | 0   | 1       | ROW | COLUMN<br>(A2-A8) | WRITE<br>MASK | COLUMN<br>MASK | USE       |
|          | REGISTER OPERATIONS                            |     |          |                  |     |         |     |                   |               |                |           |
| LCA      | LOAD COLOR REGISTER                            |     | 1        |                  |     |         | MOH | ×                 | ×             | REG<br>DATA    | LOAD      |
|          | TRANSFER OPERATIONS                            |     |          |                  |     |         |     |                   |               |                |           |
| AT       | READ TRANSFER (DRAM-TO-SAM TRANSFER)           | -   | 0        | -                | 0   | ×       | ROW | TAP               | ×             | ×              | ×         |
| SAT      | SPUT READ TRANSFER (SPUT DRAM-TO-SAM TRANSFER) | -   | 0        | -                | -   | ×       | ROW | TAP               | ×             | ×              | ×         |
|          |                                                |     |          |                  |     |         |     |                   |               |                |           |

MT42C8255 REV. 1/3/92

eren Technology, Inc., reserves the right to change products or specifications without no



## **ABSOLUTE MAXIMUM RATINGS\***

| Voltage on Vcc Supply Relative to Vss | 1V to +7V       |
|---------------------------------------|-----------------|
| Operating Temperature, TA (Ambient)   |                 |
| Storage Temperature (Plastic)         | -55°C to +150°C |
| Power Dissipation                     |                 |
| Short Circuit Output Current          |                 |

\*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## RECOMMENDED DC OPERATING CONDITIONS

 $(0^{\circ}C \le T_A \le 70^{\circ}C)$ 

| PARAMETER/CONDITION                      | SYMBOL | MIN  | MAX   | UNITS | NOTES |
|------------------------------------------|--------|------|-------|-------|-------|
| Supply Voltage                           | Vcc    | 4.5  | 5.5   | V     | 1     |
| Input High (Logic 1) Voltage, All Inputs | ViH    | 2.4  | Vcc+1 | V     | 1     |
| Input Low (Logic 0) Voltage, All Inputs  | VIL    | -1.0 | 0.8   | V     | 1     |

## DC ELECTRICAL CHARACTERISTICS

 $(0^{\circ}C \le T_{A} \le 70^{\circ}C; Vcc = 5V \pm 10\%)$ 

| PARAMETER/CONDITION                                                                    | SYMBOL | MIN | MAX | UNITS | NOTES |
|----------------------------------------------------------------------------------------|--------|-----|-----|-------|-------|
| INPUT LEAKAGE CURRENT (Any input (0V ≤ VIN ≤ Vcc); all other pins not under test = 0V) | lL lL  | -10 | 10  | μА    |       |
| OUTPUT LEAKAGE CURRENT (DQ, SQ disabled, 0V ≤ Voυτ ≤ Vcc)                              | loz    | -10 | 10  | μА    |       |
| OUTPUT LEVELS                                                                          | Vон    | 2.4 |     | ٧     | T     |
| Output High Voltage (lout = -2.5mA) Output Low Voltage (lout = 2.5mA)                  | Vol    |     | 0.4 | V     | 1     |

## **CAPACITANCE**

| PARAMETER                                              | SYMBOL | MIN | MAX | UNITS | NOTES |
|--------------------------------------------------------|--------|-----|-----|-------|-------|
| Input Capacitance: A0-A8                               | Ci1    |     | 5   | pF    | 2     |
| Input Capacitance: RAS, CAS, ME/WE, TR/OE, SC, SE, DSF | Ci2    |     | 8   | pF    | 2     |
| Input/Output Capacitance: DQ, SQ                       | Cı/o   |     | 9   | pF    | 2     |
| Output Capacitance: QSF                                | Co     |     | 9   | pF    | 2     |

MT42C8255 REV. 1/3/92 Micron Technology, Inc., reserves the right to change products or specifics fore without notice @1991, Micron Technology, Inc.



## **CURRENT DRAIN, SAM IN STANDBY**

 $(0^{\circ}C \le T_A \le 70^{\circ}C; Vcc = 5V \pm 10\%)$ 

| $0^{\circ}C \le I_A \le 70^{\circ}C; VCC = 5V \pm 10\%)$                                                  |        |     | MAX |     |       |            |
|-----------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-------|------------|
| PARAMETER/CONDITION                                                                                       | SYMBOL | -7  | -8  | -10 | UNITS | NOTES      |
| OPERATING CURRENT (RAS and CAS = Cycling: \frac{1}{2}RC = \frac{1}{2}RC (MIN))                            | lcc1   | 120 | 110 | 100 | mA    | 3, 4<br>25 |
| OPERATING CURRENT: FAST PAGE MODE (RAS = VIL; CAS = Cycling: <sup>1</sup> PC = <sup>1</sup> PC (MIN))     | lcc2   | 110 | 100 | 90  | mA    | 3, 4<br>26 |
| STANDBY CURRENT: TTL INPUT LEVELS Power supply standby current (RAS = CAS = Vin after 8 RAS cycles (MIN)) | Iccs   | 8   | 8   | 8   | mA    |            |
| REFRESH CURRENT: RAS-ONLY (RAS = Cycling; CAS = Vih)                                                      | lcc4   | 120 | 110 | 100 | mA    | 3, 25      |
| REFRESH CURRENT: CAS-BEFORE-RAS (RAS and CAS = Cycling)                                                   | lcc5   | 120 | 110 | 100 | mA    | 3, 5       |
| SAM/DRAM DATA TRANSFER                                                                                    | lcce   | 130 | 120 | 110 | mA    | 3          |

## CURRENT DRAIN, SAM ACTIVE (\*SC = MIN)

 $(0^{\circ}C \le T_{A} \le 70^{\circ}C; Vcc = 5V \pm 10\%)$ 

| (0 0 3 1 <sub>A</sub> 3 70 0, voc = 5v ±10 /6)                                                            |        |     | MAX |     | 1     |            |
|-----------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-------|------------|
| PARAMETER/CONDITION                                                                                       | SYMBOL | -7  | -8  | -10 | UNITS | NOTES      |
| OPERATING CURRENT (RAS and CAS = Cycling: \(^1RC = ^1RC \)(MIN))                                          | Icc7   | 160 | 150 | 135 | mA    | 3, 4<br>25 |
| OPERATING CURRENT: FAST PAGE MODE (RAS = VIL; CAS = Cycling: <sup>t</sup> PC = <sup>t</sup> PC (MIN))     | Iccs   | 150 | 140 | 125 | mA    | 3, 4<br>26 |
| STANDBY CURRENT: TTL INPUT LEVELS Power supply standby current (RAS = CAS = Vin after 8 RAS cycles (MIN)) | lcc9   | 50  | 50  | 45  | mA    | 3, 4       |
| REFRESH CURRENT: RAS-ONLY<br>(RAS = Cycling; CAS = Viri)                                                  | ICC10  | 160 | 150 | 135 | mA    | 3, 4<br>25 |
| REFRESH CURRENT: CAS-BEFORE-RAS (RAS and CAS = Cycling)                                                   | ICC11  | 160 | 150 | 135 | mA    | 3, 4, 5    |
| SAM/DRAM DATA TRANSFER                                                                                    | ICC12  | 170 | 160 | 145 | mA    | 3, 4       |



## **DRAM TIMING PARAMETERS**

## **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS**

(Notes: 6, 7, 8, 9, 10, 11, 12, 13) (0°C  $\leq$  T<sub>A</sub>  $\leq$  +70°C; Vcc = 5V  $\pm$ 10%)

| AC CHARACTERISTICS                           |                  |     | -7             | -   | -8                                               | -   | 10                                               |       |                                                  |
|----------------------------------------------|------------------|-----|----------------|-----|--------------------------------------------------|-----|--------------------------------------------------|-------|--------------------------------------------------|
| PARAMETER                                    | SYM              | MIN | MAX            | MIN | MAX                                              | MIN | MAX                                              | UNITS | NOTES                                            |
| Random READ or WRITE cycle time              | 'RC              | 120 |                | 150 |                                                  | 180 |                                                  | ns    |                                                  |
| READ-MODIFY-WRITE cycle time                 | 'RWC             | 165 |                | 190 |                                                  | 230 |                                                  | ns    |                                                  |
| FAST-PAGE-MODE READ or WRITE                 | ΨC               | 45  |                | 50  |                                                  | 55  |                                                  | ns    |                                                  |
| cycle time                                   |                  |     |                |     | 1                                                |     |                                                  |       | l                                                |
| FAST-PAGE-MODE READ-MODIFY-WRITE             | PRWC             | 90  |                | 95  |                                                  | 110 |                                                  | ns    |                                                  |
| cycle time                                   | ]                |     |                |     |                                                  |     |                                                  |       | 1                                                |
| Access time from RAS                         | 'RAC             |     | 70             |     | 80                                               |     | 100                                              | ns    | 14                                               |
| Access time from CAS                         | 'CAC             |     | 20             |     | 25                                               |     | 25                                               | ns    | 15, 28                                           |
| Access time from (TR)/OE                     | 'OE              |     | 20             | •   | 20                                               |     | 25                                               | ns    |                                                  |
| Access time from column address              | ¹AA              | ,   | 35             |     | 40                                               |     | 45                                               | ns    |                                                  |
| Access time from CAS precharge               | ¹CPA             |     | 40             |     | 45                                               | -   | 50                                               | ns    |                                                  |
| RAS pulse width                              | ¹RAS             | 70  | 20,000         | 80  | 20,000                                           | 100 | 20,000                                           | ns    |                                                  |
| RAS pulse width (FAST PAGE MODE)             | †RASP            | 70  | 100,000        | 80  | 100,000                                          | 100 | 100,000                                          | ns    | 1                                                |
| RAS hold time                                | <sup>1</sup> RSH | 20  |                | 25  | 1                                                | 25  | <del>                                     </del> | ns    | <b></b>                                          |
| RAS precharge time                           | ¹RP              | 40  | 1              | 60  | <del>                                     </del> | 70  |                                                  | ns    | 1                                                |
| CAS pulse width                              | 'CAS             | 20  | 10,000         | 25  | 10,000                                           | 25  | 10,000                                           | ns    | 1                                                |
| CAS hold time                                | ссян             | 70  |                | 80  |                                                  | 100 |                                                  | ns    | <del>                                     </del> |
| CAS precharge time                           | ¹CP              | 10  | † <del>"</del> | 10  | 1 1                                              | 10  | <del>                                     </del> | ns    | 16                                               |
| RAS to CAS delay time                        | <sup>t</sup> RCD | 20  | 45             | 20  | 55                                               | 25  | 70                                               | ns    | 17                                               |
| CAS to RAS precharge time                    | ¹CRP             | 10  | 1              | 10  |                                                  | 10  |                                                  | ns    | 1                                                |
| Row address setup time                       | ¹ASR             | 0   |                | 0   | † †                                              | 0   | †                                                | ns    | <b>†</b>                                         |
| Row address hold time                        | <sup>t</sup> RAH | 10  | 1              | 10  | † — †                                            | 15  | <del>                                     </del> | ns    | <del>                                     </del> |
| RAS to column                                | ¹RAD             | 15  | 35             | 15  | 45                                               | 20  | 60                                               | ns    | 18                                               |
| address delay time                           |                  |     |                |     |                                                  |     |                                                  |       | '-                                               |
| Column address setup time                    | ¹ASC             | 0   | † †            | 0   |                                                  | 0   | <del>                                     </del> | ns    | <b>†</b>                                         |
| Column address hold time                     | 'CAH             | 15  |                | 15  | 1                                                | 15  | †                                                | ns    | 1                                                |
| Column address hold time                     | ¹AR              | 55  | 1              | 55  |                                                  | 70  | <del> </del>                                     | ns    |                                                  |
| (referenced to RAS)                          |                  |     |                |     |                                                  |     |                                                  |       |                                                  |
| Column address to                            | ¹RAL             | 35  |                | 40  |                                                  | 50  | †                                                | ns    | 1                                                |
| RAS lead time                                |                  |     |                |     |                                                  |     | 1                                                |       |                                                  |
| Read command setup time                      | tRCS             | 0   |                | 0   |                                                  | 0   |                                                  | ns    |                                                  |
| Read command hold time                       | <sup>t</sup> RCH | 0   | 1              | 0   | 1                                                | 0   | <b>†</b>                                         | ns    | 19                                               |
| (referenced to CAS)                          |                  |     | 1              |     |                                                  |     |                                                  |       |                                                  |
| Read command hold time                       | tRRH             | 0   | İ              | 0   | †                                                | 0   |                                                  | ns    | 19                                               |
| (referenced to RAS)                          |                  | -   |                |     |                                                  |     |                                                  |       |                                                  |
| CAS to output in Low-Z                       | ¹CLZ             | 3   | 1              | 3   |                                                  | 3   | 1                                                | ns    | $\vdash$                                         |
| Output buffer turn-off delay from CAS        | 'OFF             | 3   | 20             | 3   | 20                                               | 3   | 20                                               | ns    | 20,23                                            |
| Output disable delay from (TR)/OE            | 'OD              | 3   | 10             | 3   | 10                                               | 3   | 20                                               | ns    | 20,23                                            |
| Output disable hold time from start of WRITE | 'OEH             | 10  |                | 10  |                                                  | 20  | <del>                                     </del> | ns    | 27                                               |
| Output Enable to RAS delay                   | <sup>t</sup> ROH | 0   | <del> </del>   | 0   | +                                                | 0   | +                                                | ns    | † <del></del>                                    |



## **DRAM TIMING PARAMETERS (Continued)**

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS

(Notes: 6, 7, 8, 9, 10, 11, 12, 13) (0°C  $\leq T_A \leq +70$ °C; Vcc = 5V  $\pm 10$ %)

| AC CHARACTERISTICS                          |                  | -7  |     | -8         |     | -10 |     | T     | T        |
|---------------------------------------------|------------------|-----|-----|------------|-----|-----|-----|-------|----------|
| PARAMETER                                   | SYM              | MIN | MAX | MIN        | MAX | MIN | MAX | UNITS | NOTES    |
| Write command setup time                    | ¹WCS             | 0   |     | 0          |     | 0   |     | ns    | 21       |
| Write command hold time                     | ¹WCH             | 15  |     | 15         |     | 15  |     | ns    |          |
| Write command hold time (referenced to RAS) | *WCR             | 50  | 1   | 55         |     | 70  |     | ns    |          |
| Write command pulse width                   | ¹WP              | 15  |     | 15         |     | 15  |     | ns    | 1        |
| Write command to RAS lead time              | <sup>t</sup> RWL | 20  |     | 20         |     | 20  |     | ns    |          |
| Write command to CAS lead time              | ¹CWL             | 15  |     | 20         |     | 20  |     | ns    |          |
| Data-in setup time                          | <sup>t</sup> DS  | 0   |     | 0          |     | 0   |     | ns    | 22       |
| Data-in hold time                           | tDH              | 15  |     | 15         |     | 15  |     | ns    | 22       |
| Data-in hold time (referenced to RAS)       | <sup>t</sup> DHR | 50  |     | <b>5</b> 5 |     | 65  |     | ns    |          |
| RAS to WE delay time                        | 'RWD             | 90  |     | 100        |     | 130 |     | ns    | 21       |
| Column address to WE delay time             | <sup>t</sup> AWD | 55  |     | 65         |     | 75  |     | ns    | 21       |
| CAS to WE delay time                        | 1CMD             | 40  | i   | 45         |     | 55  |     | ns    | 21       |
| Transition time (rise or fall)              | म                | 3   | 35  | 3          | 35  | 3   | 35  | ns    | 9, 10    |
| Refresh period (512 cycles)                 | ¹REF             |     | 8   |            | 8   |     | 8   | ms    | 1        |
| RAS to CAS precharge time                   | <sup>t</sup> RPC | 0   | 1   | 0          |     | 0   |     | ns    |          |
| CAS setup time<br>(CAS-BEFORE-RAS REFRESH)  | 'CSR             | 10  |     | 10         |     | 10  |     | ns    | 5        |
| CAS hold time<br>(CAS-BEFORE-RAS REFRESH)   | CHR              | 10  |     | 10         |     | 10  |     | ns    | 5        |
| ME/WE to RAS setup time                     | tWSR             | 0   |     | 0          |     | 0   |     | ns    | <u> </u> |
| ME/WE to RAS hold time                      | ¹RWH             | 15  |     | 15         |     | 15  |     | ns    | <b>1</b> |
| Mask data to RAS setup time                 | <sup>t</sup> MS  | 0   |     | 0          |     | 0   |     | ns    |          |
| Mask data to RAS hold time                  | ЧМН              | 15  |     | 15         |     | 15  |     | ns    | 1        |



## TRANSFER AND MODE CONTROL TIMING PARAMETERS

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS

(Notes 6, 7, 8, 9, 10) (0° C  $\leq$  T<sub>A</sub>  $\leq$  + 70°C; V $\infty$  = 5V  $\pm$ 10%)

| AC CHARACTERISTICS                                             |                  | -7  |        | -8  |        | -10 |          |       |          |
|----------------------------------------------------------------|------------------|-----|--------|-----|--------|-----|----------|-------|----------|
| PARAMETER                                                      | SYM              | MIN | MAX    | MIN | MAX    | MIN | MAX      | UNITS | NOTES    |
| TR/(OE) LOW to RAS setup time                                  | τιs              | 0   |        | 0   |        | 0   | <u> </u> | ns    | <u> </u> |
| TR/(OE) LOW to RAS hold time                                   | ΤLH              | 15  | 10,000 | 15  | 10,000 | 15  | 10,000   | ns    | ļ        |
| TR/(OE) LOW to RAS hold time<br>(REAL-TIME READ-TRANSFER only) | чятн             | 65  | 10,000 | 70  | 10,000 | 80  | 10,000   | ns    |          |
| TR/(OE) LOW to CAS hold time<br>(REAL-TIME READ-TRANSFER only) | СТН              | 25  |        | 25  |        | 25  |          | ns    |          |
| TR/(OE) HIGH to RAS precharge time                             | TRP              | 40  |        | 60  |        | 70  |          | ns    | 1        |
| TR/(OE) precharge time                                         | TRW              | 20  |        | 25  |        | 30  |          | ns    |          |
| TR/(OE) HIGH to SC lead time                                   | TSL              | 5   | l      | 5   |        | 5   |          | ns    | <b> </b> |
| First SC edge to TR/(OE) HIGH delay time                       | TSD              | 15  |        | 15  |        | 15  |          | ns    |          |
| SC to RAS setup time                                           | ¹SRS             | 25  |        | 30  |        | 30  |          | ns    | <u> </u> |
| TR/(OE) HIGH to RAS setup time                                 | YS               | 0   |        | 0   |        | 0   |          | ns    |          |
| TR/(OE) HIGH to RAS hold time                                  | ΥH               | 15  |        | 15  |        | 15  | ļ        | ns    |          |
| DSF to RAS setup time                                          | 'FSR             | 0   |        | 0   |        | 0   |          | ns    |          |
| DSF to RAS hold time                                           | <sup>t</sup> RFH | 15  |        | 15  |        | 15  |          | ns    |          |
| SC to QSF delay time                                           | 1SQD             |     | 25     |     | 30     |     | 30       | ns    | ·        |
| SPLIT TRANSFER setup time                                      | ¹STS             | 25  |        | 30  |        | 30  |          | ns    |          |
| SPLIT TRANSFER hold time                                       | <sup>t</sup> STH | 0   |        | 0   |        | 0_  |          | ns    | ↓        |
| DSF (at CAS LOW) to RAS hold time                              | 'FHR             | 50  |        | 55  |        | 70  |          | ns    |          |
| DSF to CAS setup time                                          | ¹FSC             | 0   |        | 0   |        | 0   |          | ns    |          |
| DSF to CAS hold time                                           | 'CFH             | 15  |        | 15  |        | 20_ |          | ns    | ļ        |
| TR/OE to QSF delay time                                        | ΨQD              |     | 20     |     | 25_    | ļ   | 30       | ns    |          |
| RAS to QSF delay time                                          | ¹RQD             |     | 65     | 1   | 75     |     | 85       | ns    |          |
| CAS to QSF delay time                                          | 1CQD             |     | 40     |     | 40     |     | 40       | ns    | →—       |
| RAS to first SC delay                                          | tRSD             | 70  |        | 80  |        | 100 |          | ns    | ↓        |
| CAS to first SC delay                                          | 'CSD             | 30  |        | 30  |        | 30  |          | ns    |          |



## **SAM TIMING PARAMETERS**

## ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS

(Notes 6, 7, 8, 9, 10) (0° C  $\leq$  T<sub>A</sub>  $\leq$  + 70°C; Vcc = 5V  $\pm$ 10%)

| AC CHARACTERISTICS                          |                  | -7  |     | -8  |     | -10 |     |       |        |
|---------------------------------------------|------------------|-----|-----|-----|-----|-----|-----|-------|--------|
| PARAMETER                                   | SYM              | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES  |
| Serial clock cycle time                     | tsc tsc          | 25  |     | 30  |     | 30  |     | ns    |        |
| Access time from SC                         | ISAC             |     | 22  |     | 25  |     | 27  | ns    | 24, 28 |
| SC precharge time (SC LOW time)             | ¹SP              | 8   |     | 10  |     | 10  |     | ns    |        |
| SC pulse width (SC HIGH time)               | ¹SAS             | 8   |     | 10  |     | 10  |     | ns    |        |
| Access time from SE                         | 1SEA             |     | 12  |     | 15  |     | 20  | ns    | 24     |
| SE precharge time                           | <sup>1</sup> SEP | 10  |     | 10  |     | 15  | I   | ns    |        |
| SE pulse width                              | ¹\$E             | 10  |     | 10  |     | 15  |     | ns    |        |
| Serial data-out hold time after SC high     | <sup>t</sup> SOH | 5   |     | 5   |     | 5   |     | ns    | 24, 28 |
| Serial output buffer turn-off delay from SE | ¹SEZ             | 3   | 10  | 3   | 12  | 3   | 15  | ns    | 20, 24 |



## **NOTES**

- 1. All voltages referenced to Vss.
- 2. This parameter is sampled. Vcc =  $5V \pm 10\%$ , f = 1 MHz.
- 3. Icc is dependent on cycle rates.
- Icc is dependent on output loading. Specified values are obtained with minimum cycle time and the output open.
- 5. Enables on-chip refresh and address counters.
- The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range (0°C ≤ T<sub>A</sub> ≤ 70°C) is assured.
- An initial pause of 100 µs is required after power-up followed by any eight RAS cycles before proper device operation is assured. The eight RAS cycle wake-up should be repeated any time the 8ms refresh requirement is exceeded.
- 8. AC characteristics assume  ${}^{t}T = 5ns$ .
- VIH (MIN) and VIL (MAX) are reference levels for measuring timing of input signals. Transition times are measured between VIH and VIL (or between VIL and VIH). Input signals transition from 0 to 3V for AC testing.
- 10. In addition to meeting the transition rate specification, all input signals must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner.
- 11. If  $\overline{\text{CAS}} = \text{ViH}$ , DRAM data output (DQ1-DQ8) is High-Z.
- 12. If ČAS = VIL, DRAM data output (DQ1-DQ8) may contain data from the last valid READ cycle.
- 13. DRAM output timing measured with a load equivalent to 1 TTL gate and 50pF. Output reference levels: Voн = 2.0V; Vol = 0.8V.
- 14. Assumes that <sup>t</sup>RCD < <sup>t</sup>RCD (MAX). If <sup>t</sup>RCD is greater than the maximum recommended value shown in this table, <sup>t</sup>RAC will increase by the amount that <sup>t</sup>RCD exceeds the value shown.
- 15. Assumes that  ${}^{t}RCD \ge {}^{t}RCD$  (MAX).
- 16. If CAS is LOW at the falling edge of RAS, DQ will be maintained from the previous cycle. To initiate a new cycle and clear the data out buffer, CAS must be pulsed HIGH for <sup>t</sup>CP.
- 17. Operation within the <sup>t</sup>RCD (MAX) limit ensures that <sup>t</sup>RAC (MAX) can be met. <sup>t</sup>RCD (MAX) is specified as a reference point only; if <sup>t</sup>RCD is greater than the specified <sup>t</sup>RCD (MAX) limit, then access time is controlled exclusively by <sup>t</sup>CAC.
- 18. Operation within the <sup>t</sup>RAD (MAX) limit ensures that <sup>t</sup>RCD (MAX) can be met. <sup>t</sup>RAD (MAX) is specified as a reference point only; if <sup>t</sup>RAD is greater than the specified <sup>t</sup>RAD (MAX) limit, then access time is controlled exclusively by <sup>t</sup>AA.

- 19. Either <sup>t</sup>RCH or <sup>t</sup>RRH must be satisfied for a READ cycle.
- 20. OD, OFF and SEZ define the time when the output achieves open circuit (VOH -200mV, VOL +200mV). This parameter is sampled and not 100% tested.
- 21. WCS, RWD, AWD and WWD are restrictive operating parameters in LATE-WRITE, READ-WRITE and READ-MODIFY-WRITE cycles only. If WCS ≥ WCS (MIN), the cycle is an EARLY-WRITE cycle and the data output will remain an open circuit throughout the entire cycle, regardless of  $\overline{TR}/\overline{OE}$ . If  ${}^{t}WCS \leq$ WCS (MIN), the cycle is a LATE-WRITE and TR/OE must control the output buffers during the write to avoid data contention. If 'RWD ≥ 'RWD (MIN), 'AWD  $\geq$  'AWD (MIN) and 'CWD  $\geq$  'CWD (MIN), the cycle is a READ-WRITE, and the data output will contain data read from the selected cell. If neither of the above conditions is met, the state of the output buffers (at access time and until CAS goes back to VIH) is indeterminate but the WRITE will be valid, if OD and OEH are met. See the LATE-WRITE AC Timing diagram.
- 22. These parameters are referenced to CAS leading edge in EARLY-WRITE cycles and ME/WE leading edge in LATE-WRITE or READ-WRITE cycles.
- 23. During a READ cycle, if TR/OE is LOW then taken HIGH, DQ goes open. The DQs will go open with OE or CAS, whichever goes HIGH first.
- 24. SAM output timing is measured with a load equivalent to 1 TTL gate and 30pF. Output reference levels: VoH = 2.0V; VoL = 0.8V.
- 25. Address (A0-A8) may be changed two times or less while RAS = Vil.
- 26. Address (A0-A8) may be changed once or less while CAS = VIH and RAS = VIL.
- 27. LATE-WRITE and READ-MODIFY-WRITE cycles must have 'OD and 'OEH met (OE HIGH during WRITE cycle) in order to ensure that the output buffers will be open during the WRITE cycle. The DQs will provide previously read data if CAS remains LOW and OE is taken LOW after 'OEH is met. If CAS goes HIGH prior to OE going back LOW, the DQs will remain open.
- 28. tSAC is MAX at 70° C and 4.5V Vcc; tSOH is MIN at 0°C and 5.5V Vcc. These limits will not occur simultaneously at any given voltage or temperature. (tSOH = tSAC output transition time), this is guaranteed by design.



## **DRAM READ CYCLE**





## DRAM FAST-PAGE-MODE READ CYCLE



NOTE: 1. WRITE cycles or READ-MODIFY-WRITE cycles may be mixed with READ cycles while in FAST PAGE MODE.

MT42CB255 REV. 1/3/92 Micron Technology, Inc., reserves the right to change products or specifications without notice @1991 Micron Technology Inc.



## WRITE CYCLE FUNCTION TABLE<sup>1</sup>

|                                         | LOGIC STATES |          |                 |                  |                           |  |  |  |  |
|-----------------------------------------|--------------|----------|-----------------|------------------|---------------------------|--|--|--|--|
|                                         |              | RAS Fall | ling Edge       | CAS Falling Edge |                           |  |  |  |  |
| FUNCTION                                | A<br>ME/WE   | B<br>DSF | C<br>DQ (input) | D<br>DSF         | E <sup>2</sup> DQ (Input) |  |  |  |  |
| Normal DRAM WRITE                       | 1            | 0        | Х               | 0                | DRAM Data                 |  |  |  |  |
| MASKED WRITE to DRAM                    | 0            | 0        | Write Mask      | 0                | DRAM Data (Masked)        |  |  |  |  |
| BLOCK WRITE to DRAM (No Bit-Plane Mask) | 1            | 0        | ×               | 1                | Column Mask               |  |  |  |  |
| MASKED BLOCK WRITE to DRAM              | 0            | 0        | Write Mask      | 1                | Column Mask               |  |  |  |  |
| Load Color Register                     | 1            | 1        | X               | 1                | Color Data                |  |  |  |  |

NOTE:

- 1. Refer to this function table to determine the logic states of "A", "B", "C", "D" and "E" for the WRITE cycle timing diagrams on the following pages.
- 2. CAS or ME/WE falling edge, whichever occurs later.



## DRAM EARLY-WRITE CYCLE 1



NOTE: 1. The logic states of "A", "B", "C", "D" and "E" determine the type of WRITE operation performed. See the Write Cycle Function Table for a detailed description.

MT 42CB 255 REV. 1/3/92

## DRAM LATE-WRITE CYCLE



NOTE: 1. The logic states of "A", "B", "C", "D" and "E" determine the type of WRITE operation performed. See the Write Cycle Function Table for a detailed description.



# DRAM READ-WRITE CYCLE (READ-MODIFY-WRITE CYCLE)



NOTE: 1. The logic states of "A", "B", "C", "D" and "E" determine the type of WRITE operation performed. See the Write Cycle Function Table for a detailed description.



## DRAM FAST-PAGE-MODE EARLY-WRITE CYCLE



DON'T CARE
UNDEFINED

NOTE:

- READ cycles or READ-MODIFY-WRITE cycles can be mixed with WRITE cycles while in FAST PAGE MODE.
- 2. The logic states of "A", "B", "C", "D" and "E" determine the type of WRITE operation performed. See the Write Cycle Function Table for a detailed description.

MT42C8255 REV. 1/3/92

Micron Technology, Inc., reserves the right to change products or specifications without notice



# DRAM FAST-PAGE-MODE READ-WRITE CYCLE (READ-MODIFY-WRITE OR LATE-WRITE CYCLES)



W UNDEFINED

NOTE:

- 1. READ or WRITE cycles can be mixed with READ-MODIFY-WRITE cycles while in FAST PAGE MODE. Use the Write Function Table to determine the proper DSF state for the desired WRITE operation.
- 2. The logic states of "A", "B", "C" and "D" determine the type of WRITE operation performed. See the Write Cycle Function Table for a detailed description.



## DRAM RAS-ONLY REFRESH CYCLE (ADDR = A0-A8)



DON'T CARE

W UNDEFINED



## **CAS-BEFORE-RAS REFRESH CYCLE<sup>2</sup>**



NOTE: 1. The MT42C8255 operates with ME/WE and DSF = "don't care," but to ensure compatibility with all 2 Meg VRAM feature sets, it is recommended that they be HIGH ("1").



## DRAM HIDDEN-REFRESH CYCLE



NOTE:

- 1. A HIDDEN REFRESH may also be performed after a WRITE or TRANSFER cycle. In this case, ME/WE = LOW (when CAS goes LOW) and TR/OE = HIGH. In the TRANSFER case, TR/OE = LOW (when RAS goes LOW) and the DQ pins stay High-Z during the refresh period, regardless of TR/OE.
- 2. The MT42C8255 operates with ME/WE and DSF = "don't care", but to ensure compatibility with all 2 Meg VRAM feature sets, it is recommended that they be HIGH ("1").



## READ TRANSFER (DRAM-TO-SAM TRANSFER)

(When serial part was previously High-Z or SC idle)



## NOTE:

- 1. There must be no rising edges on the SC input during this time period.
- QSF = 0 when the Lower SAM (bits 0-255) is being accessed.
   QSF = 1 when the Upper SAM (bits 256-511) is being accessed.
- 3. If <sup>t</sup>TLH is timing for the TR/(OE) rising edge, the transfer is self-timed and the <sup>t</sup>CSD and <sup>t</sup>RSD times must be met. If <sup>t</sup>RTH is timing for the TR/(OE) rising edge, the transfer is done off of the TR/(OE) rising edge and <sup>t</sup>TSD must be met.

MT42C8255 REV 1/3/92

Micron Technology, Inc., reserves the right to change products or specifications without notice ©1991, Micron Technology, Inc.



# REAL-TIME READ TRANSFER (DRAM-TO-SAM TRANSFER)



NOTE:

1. The SE pulse is shown to illustrate the SERIAL OUTPUT ENABLE and DISABLE timing. It is not required.

QSF = 0 when the Lower SAM (bits 0-255) is being accessed.
 QSF = 1 when the Upper SAM (bits 256-511) is being accessed.

DON'T CARE

UNDEFINED



# SPLIT READ TRANSFER (SPLIT DRAM-TO-SAM TRANSFER)



NOTE: 1. QSF = 0 when the Lower SAM (bits 0–255) is being accessed.

QSF = 1 when the Upper SAM (bits 256–511) is being accessed.



## **SAM SERIAL OUTPUT**

