

#### Second Edition (October 1990)

The following paragraph does not apply to the United Kingdom or any country where such provisions are inconsistent with local law: INTERNATIONAL BUSINESS MACHINES CORPORATION PROVIDES THIS PUBLICATION "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Some states do not allow disclaimer of express or implied warranties in certain transactions, therefore, this statement may not apply to you.

This publication could include technical inaccuracies or typographical errors. Changes are periodically made to the information herein; these changes will be incorporated in new editions of the publication. IBM may make improvements and/or changes in the product(s) and/or the program(s) described in this publication at any time.

It is possible that this publication may contain reference to, or information about, IBM products (machines and programs), programming, or services that are not announced in your country. Such references or information must not be construed to mean that IBM intends to announce such IBM products, programming, or services in your country.

Requests for technical information about IBM products should be made to your IBM Authorized Dealer or your IBM Marketing Representative.

IBM may have patents or pending patent applications covering subject matter in this document. The furnishing of this document does not give you any license to these patents. You can send license inquiries, in writing, to the IBM Director of Commercial Relations, IBM Corporation, Purchase, NY 10577.

#### © Copyright International Business Machines Corporation 1989, 1990. All rights reserved.

Note to U.S. Government Users — Documentation related to restricted rights — Use, duplication or disclosure is subject to restrictions set forth in GSA ADP Schedule Contract with IBM Corp.

### **Special Notices**

References in this publication to IBM products, programs, or services do not imply that IBM intends to make these available in all countries in which IBM operates. Any reference to an IBM product, program or service is not intended to state or imply that only IBM's product, program, or service may be used. Any functionally equivalent product, program, or service that does not infringe any of IBM's intellectual property rights or other legally protectible rights may be used instead of the IBM product, program, or service. Evaluation and verification of operation in conjunction with other products, programs, or services, except those expressly designated by IBM, are the user's responsibility.

IBM may have patents or pending patent applications covering subject matter in this document. The furnishing of this document does not give you any license to these patents. You can send license inquiries, in writing, to the IBM Director of Commercial Relations, IBM Corporation, Purchase, NY 10577.

The following terms, denoted by an asterisk (\*) in this publication, are trademarks of the IBM Corporation in the United States and/or other countries:

IBM Micro Channel Personal Computer AT Personal System/2 PS/2

The following terms, denoted by a double asterisk (\*) in this publication, are trademarks of other companies as follows:

| 80387SX                | Intel Corporation                  |
|------------------------|------------------------------------|
| Intei                  | Intel Corporation                  |
| National Semiconductor | National Semiconductor Corporation |
| Motorola               | Motorola, Incorporated             |

## Preface

This technical reference contains hardware and software interface information specific to the IBM Personal System/2 Model 55 computer. It is intended for those who develop hardware and software products for these systems. Users should understand computer architecture and programming concepts.

This publication consists of the following sections:

Section 1, "System Overview," describes the system, features and specifications.

Section 2, "Programmable Option Select," describes registers used for configuration.

Section 3, "System Board," describes the system specific hardware implementations.

This technical reference should be used with the following publications:

IBM Personal System/2 Hardware Interface Technical Reference — Architectures

IBM Personal System/2 Hardware Interface Technical Reference — Common Interfaces

IBM Personal System/2 and Personal Computer BIOS Interface Technical Reference

These publications contain additional information on many of the subjects discussed in this technical reference.

**Warning:** The term "Reserved" describes certain signals, bits, and registers that should not be changed. Use of reserved areas can cause compatibility problems, loss of data, or permanent damage to the hardware. When the contents of a register are changed, the state of the reserved bits must be preserved. When possible, read the register first and change only the bits that must be changed.

# Contents

| Section 1. System Overview                    | . 1-1 |
|-----------------------------------------------|-------|
| Description                                   | . 1-3 |
| System Board Features                         | . 1-3 |
| System Board I/O Address Map                  | . 1-5 |
| Specifications                                |       |
| Power Supply                                  |       |
| Outputs                                       |       |
| Output Protection                             |       |
| Voltage Sequencing                            |       |
|                                               |       |
| Section 2. Programmable Option Select         | . 2-1 |
| Description                                   | . 2-3 |
| System Board POS Address Map                  | . 2-5 |
| Card Selected Feedback                        |       |
| System Board Setup                            |       |
| System Board Enable/Setup Register (Hex 0094) | . 2-7 |
| System Board POS Register 2 (Hex 0102)        |       |
| System Board POS Register 3 (Hex 0103)        |       |
| System Board POS Register 4 (Hex 0104)        |       |
| System Board POS Register 5 (Hex 0105)        |       |
| Adapter Setup                                 |       |
|                                               |       |
| Section 3. System Board                       | . 3-1 |
| Description                                   | . 3-3 |
| Microprocessor and Math Coprocessor           |       |
| Micro Channel Implementation                  | . 3-3 |
| Exception Reporting                           |       |
| Central Arbiter                               |       |
| Bus Adapter                                   |       |
| Diskette Drive Controller                     |       |
| Memory                                        |       |
| ROM Subsystem                                 |       |
| RAM Subsystem                                 | 3-9   |
| Error Recovery                                |       |
| System Memory Map                             |       |
| System Board Memory Connectors                |       |
| RT/CMOS RAM                                   | 3-13  |
| Miscellaneous System Functions and Ports      |       |
| Nonmaskable Interrupt                         |       |
|                                               |       |
| System Control Port B (Hex 0061)              |       |
| System Control Port A (Hex U092)              |       |
| Power-On Password                             |       |

| Type 2 Serial Port Controller<br>Hardware Compatibility | <br>• | • | • | • | • | • | • | • | <br> | • |  | • | • | • | • | • | • | 3-2<br>3-2 | !6<br>!7 |
|---------------------------------------------------------|-------|---|---|---|---|---|---|---|------|---|--|---|---|---|---|---|---|------------|----------|
| Index                                                   |       |   |   |   |   |   |   |   |      |   |  |   |   |   |   |   |   | Х-         | -1       |

# Figures

-

| 1-1.  | Model and Submodel Bytes                         | . 1-3  |
|-------|--------------------------------------------------|--------|
| 1-2.  | System Board Devices and Features                | . 1-4  |
| 1-3.  | System Board I/O Address Map                     | . 1-5  |
| 1-4.  | Performance Specifications                       | . 1-6  |
| 1-5.  | Physical Specifications                          | . 1-7  |
| 1-6.  | Acoustical Readings                              | . 1-8  |
| 1-7.  | Component Maximum Current                        | . 1-9  |
| 1-8.  | Channel Load Current                             |        |
| 2-1.  | System Board POS I/O Address Map                 | . 2-5  |
| 2-2.  | Card Selected Feedback Register (Hex 0091)       | . 2-6  |
| 2-3.  | System Board Enable/Setup Register (Hex 0094)    | . 2-7  |
| 2-4.  | System Board POS Register 2 (Hex 0102)           | . 2-8  |
| 2-5.  | Parallel Port Select Bits                        | . 2-8  |
| 2-6.  | System Board POS Register 3 (Hex 0103)           | . 2-9  |
| 2-7.  | System Board POS Register 4 (Hex 0104)           | . 2-9  |
| 2-8.  | Memory Card ID Bits                              | 2-10   |
| 2-9.  | System Board POS Register 5 (Hex 0105)           | 2-10   |
| 2-10. | Memory Connector Select for POS Register 4       | 2-11   |
| 2-11. | Adapter Enable/Setup Register (Hex 0096)         |        |
| 3-1.  | Arbitration Bus Priority Assignments             | . 3-4  |
| 3-2.  | Arbitration Register, Write to Hex 0090          | . 3-5  |
| 3-3.  | Arbitration Register, Read Hex 0090              | . 3-5  |
| 3-4.  | Fixed Disk Drive Connector                       | . 3-6  |
| 3-5.  | Diskette Drive Connector                         | . 3-8  |
| 3-6.  | Memory Error Address Reassignment                | 3-10   |
| 3-7.  | System Memory Map                                | 3-11   |
| 3-8.  | System Board Memory Connectors                   |        |
| 3-9.  | RT/CMOS RAM Address Map                          | 3-13   |
| 3-10. | RT/CMOS Address and NMI Mask Register (Hex 0070) | 3-13   |
| 3-11. | RT/CMOS Data Register (Hex 0071)                 | 3-14   |
| 3-12. | Real-Time Clock Bytes                            | 3-15   |
| 3-13. | Status Register A                                | 3-16   |
| 3-14. | Status Register B                                | 3-16   |
| 3-15. | Status Register C                                | 3-17   |
| 3-16. | Status Register D                                | 3-18   |
| 3-17. | Diagnostic Status Byte                           | 3-18   |
| 3-18. | Diskette Drive Type Byte                         | . 3-19 |
| 3-19. | Diskette Drive Type Bits                         | . 3-19 |
| 3-20. | Equipment Byte                                   | . 3-20 |
| 3-21. | Installed Diskette Drive Bits                    | . 3-20 |
| 3-22. | Display Operating Mode Bits                      | . 3-20 |
| 3-23. | System Control Port B (Write)                    |        |

| 3-24. | System Control Port B (Read) | 3-23  |
|-------|------------------------------|-------|
| 2.05  | System Control Durit A       | 0-20  |
| 5-25. | System Control Port A        | 3-24  |
|       |                              | U 2.7 |

# Section 1. System Overview

| Description              |     | <br> |  | <br>    |  |  |  |  |  | <br>. 1-3 |
|--------------------------|-----|------|--|---------|--|--|--|--|--|-----------|
| System Board Features    |     | <br> |  |         |  |  |  |  |  | <br>1-3   |
| System Board I/O Address | Мар |      |  |         |  |  |  |  |  | <br>. 1-5 |
| Specifications           |     | <br> |  |         |  |  |  |  |  | <br>. 1-6 |
| Power Supply             |     | <br> |  |         |  |  |  |  |  | <br>. 1-9 |
| Outputs                  |     |      |  |         |  |  |  |  |  |           |
| Output Protection        |     |      |  |         |  |  |  |  |  |           |
| Voltage Sequencing .     |     | <br> |  | <br>• • |  |  |  |  |  | 1-10      |

### Notes:

.

#### Description

| The IBM' Personal System/2' Model 55 is a desktop computer that | features the Micro Channel' architecture. It comes with a keyboard, | and can support one internal diskette drive and one internal fixed | disk drive.

| The system can have either a Type 1 and Type 2 system board. The | Type 2 system board contains additional memory for configuration | information.

Programs can identify the system board by reading the model and submodel bytes. Interrupt hex 15, function code (AH) = hex C0, returns the model byte, submodel byte, and BIOS revision code. The following table lists the model and submodel bytes, the system board types, and the system clock speed for the two Model 55 system boards.

| Model Byte | Submodel Bytes | System Clock | System Board<br>Type |
|------------|----------------|--------------|----------------------|
| F8         | 0C             | 16 MHz       | Type 1               |
| F8         | 1E             | 16 MHz       | Type 2               |

Figure 1-1. Model and Submodel Bytes

Refer to the IBM Personal System/2 and Personal Computer BIOS Interface Technical Reference and its supplements for a listing of other systems.

### **System Board Features**

The following figure lists the system board devices and features. The
 *IBM Personal System/2 Hardware Interface Technical Reference* manuals describe devices common to PS/2<sup>•</sup> products by type number.

IBM, Personal System/2, PS/2, and Micro Channel are trademarks of the International Business Machines Corporation.

| Device                   | Туре       | Features                                                                       |
|--------------------------|------------|--------------------------------------------------------------------------------|
| Microprocessor           |            | 80386SX**                                                                      |
|                          |            | 24-bit address and 16-bit data interface                                       |
| System Timers            | 1          | Channel 0 – System timer                                                       |
|                          |            | Channel 2 - Tone generation for speaker                                        |
|                          |            | Channel 3 – Watchdog timer                                                     |
| ROM Subsystem            |            | 128KB (KB = $1024$ bytes)                                                      |
| RAM Subsystem            |            | 1 to 8MB (MB = $1,048,576$ bytes)                                              |
| -                        |            | Expandable on the channel to 16MB                                              |
| CMOS RAM                 |            | 64-byte CMOS RAM with                                                          |
| Subsystem                |            | real-time clock, calendar, and battery                                         |
| •                        |            | Type 2 system board also has a                                                 |
|                          |            | 2KP CMOS DAM subsistential with the                                            |
| Video Subsystem          | 1          | 2KB CMOS RAM extension with battery                                            |
|                          |            | Auxiliary connector on the channel                                             |
|                          |            | Analog output                                                                  |
| Audio Subsystem          | 1          | 256KB video memory                                                             |
| Addio Subsystem          | 1          | Driven by:                                                                     |
|                          |            | - System-timer channel 2                                                       |
|                          |            | - The 'audio sum node' signal.                                                 |
| DMA Controller           | 1          | Eight independent DMA channels                                                 |
|                          |            | Single or burst transfers and read verification                                |
| Interrupt Controller     | 1          | 16 levels of system interrupts                                                 |
|                          |            | Interrupts are level-sensitive                                                 |
| Keyboard/Auxiliary       | 1          | Keyboard connector                                                             |
| <b>Device Controller</b> |            | Auxiliary device connector                                                     |
|                          |            | Password security                                                              |
| Diskette Drive           | 1          | Supports:                                                                      |
| Controller               |            | - 1.44MB formatted diskette density                                            |
|                          |            | - 720KB formatted diskette density.                                            |
| Serial Controller        | 2          | RS-232C interface                                                              |
|                          |            | Programmable as serial port 1 or 2                                             |
|                          |            | FIFO mode* and character mode                                                  |
| Parallel Controller      | 1          | Programmable as parallel port 1, 2, or 3                                       |
|                          |            | Supports bidirectional input and output                                        |
| Micro Channel            |            | Four channel connectors                                                        |
| Bus Adapter              |            | for Type 3 adapters:                                                           |
|                          |            | One 16 bit concentration with a second state                                   |
|                          |            | <ul> <li>One 16-bit connector with an auxiliary<br/>video extension</li> </ul> |
|                          |            | - Two 16-bit connectors                                                        |
|                          |            | - Two to-bit connectors                                                        |
|                          |            | - One 2- by 36-pin card edge connector                                         |
| fath Coprocessor         |            | for the fixed disk drive.                                                      |
| Socket                   |            | Supports 80387SX** math coprocessor option                                     |
| ~~~~~                    |            | Same clock speed as the                                                        |
|                          |            | system microprocessor                                                          |
| The                      |            |                                                                                |
| THE MODEL 55 SUBDORTS    | FIFO throu | ugh ABIOS calls only.                                                          |

Figure 1-2. System Board Devices and Features

<sup>\*\*</sup> Trademark of the Intel Corporation.

# System Board I/O Address Map

| Address (Hex)           | Device                             |
|-------------------------|------------------------------------|
| 0000 - 001F             | DMA Controller (0-3)               |
| 0020, 0021              | Interrupt Controller (Master)      |
| 0040, 0042 - 0044, 0047 | System Timers                      |
| 0060                    | Keyboard, Auxiliary Device         |
| 0061                    | System Control Port B              |
| 0064                    | Keyboard, Auxiliary Device         |
| 0070, 0071              | RT/CMOS and NMI Mask               |
| 0081 - 0083, 0087       | DMA Page Registers (0-3)           |
| 0089 - 008B, 008F       | DMA Page Registers $(4-7)$         |
| 0090                    | Central Arbitration Control Point  |
| 0091                    | Card Selected Feedback Register    |
| 0092                    | System Control Port A              |
| 0094                    | System Board Enable/Setup Register |
| 0096                    | Adapter Enable/Setup Register      |
| 00A0, 00A1              | Interrupt Controller (Slave)       |
| 00C0 - 00DF             | DMA Controller (4-7)               |
| 00E0, 00E1              | Reserved                           |
| 00F0 - 00FF             | Math Coprocessor                   |
| 0100 - 0107             | Programmable Option Select         |
| 01F0 - 01F8             | Fixed Disk Drive Controller        |
| 0278 - 027B             | Parallel Port 3                    |
| 02F8 - 02FF             | Serial Port 2 (RS-232C)            |
| 0378 - 037B             | Parallel Port 2                    |
| 03B4, 03B5, 03BA        | Video Subsystem                    |
| 03BC - 03BF             | Parallel Port 1                    |
| 03C0 - 03C5             | Video Subsystem                    |
| 03C6 - 03C9             | Video DAC                          |
| 03CA, 03CC, 03CE, 03CF  | Video Subsystem                    |
| 03D4, 03D5, 03DA        | Video Subsystem                    |
| 03F0 - 03F7             | Diskette Drive Controller          |
| 03F8 - 03FF             | Serial Port 1 (RS-232C)            |

Figure 1-3. System Board I/O Address Map

## Specifications

| Device                                                                                                                                                                                                           | Number<br>of<br>Waits                | Cycle<br>Time (ns)    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------|
| Microprocessor (16 MHz - 62.5 ns Clock)                                                                                                                                                                          |                                      |                       |
| Access to System Board RAM: *                                                                                                                                                                                    |                                      |                       |
| Memory Read (Page Hit)                                                                                                                                                                                           | 0                                    | 125                   |
| Memory Read (Anticipated Page Miss)                                                                                                                                                                              | 1                                    | 187.5                 |
| Memory Read (Page Miss)                                                                                                                                                                                          | 2                                    | 250                   |
| Memory Write (Page Hit)                                                                                                                                                                                          | 1                                    | 187.5                 |
| Memory Write (Anticipated Page Miss)                                                                                                                                                                             | 1                                    | 187.5                 |
| Memory Write (Page Miss)                                                                                                                                                                                         | 2                                    | 250                   |
| Access to Channel:                                                                                                                                                                                               |                                      |                       |
| Default Transfer Cycle                                                                                                                                                                                           | 2                                    | 250                   |
| Synchronous Transfer Cycle                                                                                                                                                                                       | 4                                    | 375                   |
| Access to ROM                                                                                                                                                                                                    | 3                                    | 312                   |
| <b>Refresh Rate</b> (typically performed every 15.1 $\mu$ s)                                                                                                                                                     |                                      | 625 (min)             |
| Bus Master Access to System Board RAM                                                                                                                                                                            |                                      | 300 (min)             |
| DMA Controller (8 MHz - 125 ns Clock):<br>Single Transfer: 375 + (I/O Access + Memory Acc<br>Burst Transfer: 375 + (I/O Access + Memory Acce                                                                     | cess)<br>ess)N **                    |                       |
| System Board Memory Access                                                                                                                                                                                       |                                      | 375                   |
| Default Transfer Cycle                                                                                                                                                                                           |                                      | 250                   |
| Synchronous Transfer Cycle                                                                                                                                                                                       |                                      | 375                   |
| <ul> <li>* Adapters installed in the channel should not rely of<br/>memory access, because channel memory contripresent during these accesses.</li> <li>** N is the number of transfers in the burst.</li> </ul> | on monitoring sy<br>ol signals may r | vstem board<br>not be |
| Note: The cycle times shown for access to system t<br>100-nanosecond memory.                                                                                                                                     | ooard RAM is ba                      | ised on 85- oi        |

Figure 1-4. Performance Specifications

The following figure describes the physical specifications of the system.

| Size                              |                                     |
|-----------------------------------|-------------------------------------|
| Width                             | 406 mm (16.0 in.)                   |
| Depth                             | 397 mm (15.6 in.)                   |
| Height                            | 102 mm (4.0 in.)                    |
| Weight with DASD                  | 8.64 kg (19 lb)                     |
| Cables:                           |                                     |
| Power Cable                       | 1.8 m (6 ft)                        |
| Keyboard Cable                    | 1.8 m (6 ft)                        |
| Air Temperature:                  |                                     |
| System On                         | 15.6 to 32.2°C (60 to 90°F)         |
| System Off                        | 10.0 to 43.0°C (50 to 110°F)        |
| Humidity:                         |                                     |
| System On                         | 8% to 80%                           |
| System Off                        | 8% to 80%                           |
| Maximum Altitude                  | 2133.6 m (7000 ft)                  |
| Heat Output                       | 140 Watts(480 BTUs/hour)            |
| Acoustical Readings               | See Figure 1-6 on page 1-8          |
| Electrical:                       |                                     |
| Input Voltage (Range is switch se | lected; sinewave input is required) |
| Low Range                         | 90 (min) - 137 (max) Vac            |
| High Range                        | 180 (min) – 265 (max) Vac           |
| Frequency                         | 50 ± 3Hz/60 ± 3Hz                   |
| Input in Kilovolt-Ampere (kVA):   |                                     |
| Minimum Configuration             |                                     |
| (as shipped by IBM)               | 0.08 kVa                            |
| Maximum Configuration             | 0.24 kVa                            |
| Electromagnetic Compatibility     | FCC Class B                         |

Figure 1-5. Physical Specifications

| Description                       | L <sub>WAd</sub> In<br>Operate | bels<br>Idle              | L <sub>pAm</sub> in<br>Operate     | dB<br>Idle           | <l<sub>pA&gt;<sub>m</sub> in dB<br/>Operate idle</l<sub> |                  |  |  |  |
|-----------------------------------|--------------------------------|---------------------------|------------------------------------|----------------------|----------------------------------------------------------|------------------|--|--|--|
| Model 55                          | 5.0                            | 4.7                       | 43                                 | 43                   | 40                                                       | 40               |  |  |  |
| Notes:                            |                                |                           |                                    |                      |                                                          |                  |  |  |  |
| LWAd                              | is the dec<br>machines         | lared sou                 | nd power leve                      | l for the r          | andom sample                                             | e of             |  |  |  |
| L <sub>pAm</sub>                  | is the mea<br>operator p       | an value o<br>position (i | f the A-weight<br>f any) for the r | ed sound<br>andom sa | pressure leve<br>imple of mach                           | els at the ines. |  |  |  |
| <l<sub>pA&gt;<sub>m</sub></l<sub> | is the mea<br>one-meter        | n value o<br>positions    | f the A-weight<br>s for the rando  | ed sound<br>m sample | pressure leve<br>of machines.                            | els at the       |  |  |  |
| All measurem                      | ents made in<br>with ISO DIS   | n accorda<br>9296.        | nce with ANSI                      | S12.10, a            | nd reported ir                                           | ı                |  |  |  |
| The measure                       | ments are pr                   | eliminarv                 | data and subi                      | act to cha           |                                                          |                  |  |  |  |

Figure 1-6. Acoustical Readings

### Power Supply

| The power supply converts the ac input voltage to three dc outputs | and provides power for the following:

- System board
- Channel adapters
- Internal DASD drives
- Auxiliary device
- Keyboard.

#### Outputs

The power supply provides separate voltage sources for the system
board and the drives. The system-board voltages are +5 Vdc, +12
Vdc, and -12 Vdc. The drive voltages are +5 Vdc and +12 Vdc. The
following is a list of the approximate power provided for system
components.

|                             | Maximum Current |        |  |
|-----------------------------|-----------------|--------|--|
| System Component            | +12 Vdc         | +5 Vda |  |
| nternal Fixed Disk Drive    | 0.8 A           | 0.8 A  |  |
| per power supply connector) |                 |        |  |
| Auxiliary Device            | None            | 300 mA |  |
| Keyboard                    | None            | 275 mA |  |

Figure 1-7. Component Maximum Current

| The following are the load currents allowed for each channel | connector.

|    | Supply Voltage | Maximum Current |  |
|----|----------------|-----------------|--|
| 1  | + 5.0 Vdc      | 1.6 A           |  |
|    | +12.0 Vdc      | 0.175 A         |  |
|    | -12.0 Vdc      | 0.040 A         |  |
| 11 |                |                 |  |

Figure 1-8. Channel Load Current

The formulas used to determine the power requirements and the
 voltage regulation tolerances are in the Micro Channel adapter
 design information in the Hardware Interface Technical Reference Architectures manual.

#### Output Protection

A short circuit placed on any dc output (between outputs or between an output and dc return) latches all dc outputs into a shutdown state with no damage to the power supply.

If an overvoltage fault occurs (internal to the power supply), the power supply latches all dc outputs into a shutdown state before any output exceeds 130% of its nominal value.

If either of these shutdown states is actuated, the power supply
 returns to normal operation only after the fault has been removed and
 the power switch has been turned off for at least ten seconds.

### Voltage Sequencing

At power-on time, the output voltages track within 50 milliseconds of each other when measured at the 50% points.

# Section 2. Programmable Option Select

| Description                             |   |    |    |  |  |  |  | • | . 2-3 |
|-----------------------------------------|---|----|----|--|--|--|--|---|-------|
| System Board POS Address Map            |   |    |    |  |  |  |  |   | . 2-5 |
| Card Selected Feedback                  |   |    |    |  |  |  |  | • | . 2-6 |
| System Board Setup                      |   |    |    |  |  |  |  | • | . 2-6 |
| System Board Enable/Setup Register (Hex | 0 | 09 | 4) |  |  |  |  |   | . 2-7 |
| System Board POS Register 2 (Hex 0102)  |   |    |    |  |  |  |  |   | . 2-8 |
| System Board POS Register 3 (Hex 0103)  |   |    |    |  |  |  |  |   | . 2-9 |
| System Board POS Register 4 (Hex 0104)  |   |    |    |  |  |  |  |   | . 2-9 |
| 4MB Memory Cards                        |   |    |    |  |  |  |  |   | 2-10  |
| 1MB and 2MB Memory Cards                | • |    |    |  |  |  |  |   | 2-10  |
| System Board POS Register 5 (Hex 0105)  |   |    |    |  |  |  |  |   | 2-10  |
| Adapter Setup                           |   |    |    |  |  |  |  |   | 2-11  |

### **Notes:**

.

,

### Description

Programmable Option Select (POS) eliminates the need for switches by replacing their function with programmable registers. This section describes the POS information used on the Model 55 system board. For additional POS information, refer to the *IBM Personal System/2 Hardware Interface Technical Reference*.

#### Warning:

- IBM recommends that programmable options be set only through the System Configuration utilities. Directly setting the POS registers or CMOS RAM POS parameters can result in multiple assignments of the same system resource, improper operation of the feature, loss of data, or damage to the hardware.
- Application programs should not use the adapter identification (ID) unless absolutely necessary. Compatibility problems can result.
- If an adapter and the system board are in setup mode at the same time, bus contention occurs, no useful programming can take place, and damage to the hardware can occur.
- After setup operations are complete, the Adapter Enable/Setup register (hex 0096) should be set to hex 00, and the System Board Enable/Setup register (hex 0094) should be set to hex FF.
- The channel reset bit (bit 7) in the Adapter Enable/Setup register (hex 0096) must be 0 to program the adapters.
- The system board does not support 16-bit I/O operations to 8-bit POS registers. Using 16-bit I/O instructions on 8-bit POS registers causes incorrect data to be written to or read from the registers. Only 8-bit transfers are supported for setup operations.

Setup functions respond to I/O addresses hex 0100 through 0107 only when their unique setup signal is active. The following precautions must be taken before setting individual bits in the POS registers.

#### System Board Video Subsystem Setup:

- Bit 5 in the System Board Enable/Setup register (hex 0094) must be set to 0 to place the system board video into the setup mode.
- Bit 3 in the Adapter Enable/Setup register (hex 0096) must be set to 0 to avoid driving a 'setup' signal to an adapter.
- Bit 7 in the System Board Enable/Setup register must be set to 1 to avoid driving a 'setup' signal to other system board functions.

#### Adapter Setup:

- Bit 3 in the Adapter Enable/Setup register must be set to 1 to allow adapter setup.
- Bit 5 in the System Board Enable/Setup register must be set to 1 to avoid driving a 'setup' signal to the video subsystem.
- Bit 7 in the System Board Enable/Setup register must be set to 1 to avoid driving a 'setup' signal to a system board function.

#### Other System Board Setup:

- Bit 7 in the System Board Enable/Setup register must be set to 0 to allow setup of other system board functions.
- Bit 3 in the Adapter Enable/Setup register must be set to 0 to avoid driving a 'setup' signal to an adapter.
- Bit 5 in the System Board Enable/Setup register must be set to 1 to avoid driving a 'setup' signal to the video subsystem.

### System Board POS Address Map

The following figure shows the organization of the I/O address space used by system board POS.

| Address<br>(Hex) | Function                                 |
|------------------|------------------------------------------|
| 0094             | System Board Enable/Setup Register       |
| 0096             | Adapter Enable/Setup Register            |
| 0100             | POS Register 0-Reserved                  |
| 0101             | POS Register 1—Reserved                  |
| 0102             | POS Register 2–System Board I/O Register |
| 0103             | POS Register 3-Memory Enable Register    |
| 0104             | POS Register 4-Memory Presence Register  |
| 0105             | POS Register 5-Memory Control Register   |
| 0106             | POS Register 6–Reserved                  |
| 0107             | POS Register 7–Reserved                  |

Figure 2-1. System Board POS I/O Address Map

### **Card Selected Feedback**

Whenever an adapter is addressed, it responds by setting the '-card selected feedback' (-CD SFDBK) signal to active. -CD SFDBK is derived from the address decode, driven by a totem-pole driver, and latched by the system board. It can be read through the Card Selected Feedback register at address hex 0091. Diagnostic and automatic configuration programs can use this signal to verify the operation of an adapter at a given address or DMA port. This signal must not be active during a setup cycle.

The Card Selected Feedback register is a read-only register at address hex 0091. It allows programs to monitor -CD SFDBK and determine if the video subsystem, system board I/O, or an adapter is addressed and functioning.

| Bit   | Function               |
|-------|------------------------|
| 7 - 1 | Reserved               |
| 0     | Card Selected Feedback |

Figure 2-2. Card Selected Feedback Register (Hex 0091)

#### Bits 7 - 1 Reserved.

Bit 0 This bit is set to 1 whenever -CD SFDBK was active on a previous cycle or whenever the system board I/O functions (diskette drive, serial, or parallel interfaces) are accessed by an I/O cycle. Reading this register resets the bit to 0.

### **System Board Setup**

The integrated I/O functions on the system board use POS information during setup. The diskette drive controller, serial port, and parallel port are treated as a single device. The video subsystem also is an integrated part of the system board, but POS treats it as a separate device. The System Board Enable/Setup register is used to place the system board or the video subsystem in the setup mode.

#### System Board Enable/Setup Register (Hex 0094)

This is a read/write register. All bits in this register default to 1 (enabled).

| Bit   | Function                             |  |
|-------|--------------------------------------|--|
| 7     | Enable/-Setup System Board Functions |  |
| 6     | Reserved                             |  |
| 5     | Enable/-Setup Video Subsystem        |  |
| 4 - 0 | Reserved                             |  |

Figure 2-3. System Board Enable/Setup Register (Hex 0094)

Bit 7 When set to 0, this bit places various system board I/O functions in the setup mode. The diskette drive controller, serial port, and parallel port are controlled through System Board POS Register 2 (hex 0102). The POS information for memory is in System Board POS Register 3 (hex 0103), POS Register 4 (hex 0104), and POS Register 5 (hex 0105).

When set to 1, this bit enables the system board functions.

- Bit 6 Reserved.
- Bit 5 When this bit is set to 0, the video subsystem is placed in the setup mode and controlled through POS Register 2 (hex 0102). When this bit is set to 1 and bit 0 in POS Register 2 is set to 1, video is enabled.

Bit 0 of POS Register 2 is the video enable bit. When this bit is set to 0, the video subsystem does not respond to commands, addresses, or data. If video is being generated when the video enable bit is set to 0, the output is still generated. For information on BIOS calls to enable or disable the video, see the *IBM Personal System/2 and Personal Computer BIOS Interface Technical Reference*.

Note: When video is disabled, access to the digital-to-analog converter (DAC) registers is disabled.

Bits 4 - 0 Reserved.

#### System Board POS Register 2 (Hex 0102)

When the system board is in the setup mode, this read/write register controls the diskette drive controller, serial port, and parallel port. Reading this register returns the current state of the following system board functions.

| Bit  | Function                            |  |
|------|-------------------------------------|--|
| 7    | Disable Parallel Port Extended Mode |  |
| 6, 5 | Parallel Port Select                |  |
| 4    | Enable Parallel Port                |  |
| 3    | Serial Port Select                  |  |
| 2    | Enable Serial Port                  |  |
| 1    | Enable Diskette Drive Interface     |  |
| 0    | Enable System Board                 |  |

Figure 2-4. System Board POS Register 2 (Hex 0102)

- Bit 7 When set to 0, this bit allows the parallel port to be configured as an 8-bit, parallel, bidirectional interface. When set to 1, this bit disables the bidirectional mode. This bit is set to 0 at power-on time, and the power-on self-test (POST) sets it to 1.
- Bits 6, 5 These bits select the configuration of the system board parallel port.

| Bits<br>6 5 | Assignment | Address (Hex) | Interrupt Level |
|-------------|------------|---------------|-----------------|
| 0 0         | Parallel 1 | 03BC - 03BF   | 7               |
| 01          | Parallei 2 | 0378 - 037B   | 7               |
| 10          | Parallel 3 | 0278 - 027B   | 7               |
| 11          | Reserved   |               | -               |

Figure 2-5. Parallel Port Select Bits

- Bit 4 When this bit and bit 0 are set to 1, the system board parallel port is enabled.
- **Bit 3** When set to 1, this bit sets the system board serial port as Serial 1 (addresses hex 03F8 through 03FF), which uses interrupt level 4. When set to 0, this bit sets the serial port as Serial 2 (addresses hex 02F8 through 02FF), which uses interrupt level 3.

- Bit 2 When this bit and bit 0 are set to 1, the system board serial port is enabled.
- Bit 1 When this bit and bit 0 are set to 1, the diskette drive interface is enabled.
- **Bit 0** When set to 1, this bit allows bits 4, 2, and 1 to enable and disable their respective devices. When set to 0, this bit disables the system board parallel port, the system board serial port, and the diskette drive interface, regardless of the state of bits 4, 2, and 1.

#### System Board POS Register 3 (Hex 0103)

When the system board is in setup mode, this read/write register controls the system board memory.

| Bit   | Function                |
|-------|-------------------------|
| 7 - 1 | Reserved                |
| 0     | Enable System Board RAM |

#### Figure 2-6. System Board POS Register 3 (Hex 0103)

Bits 7 - 1 Reserved

Bit 0 When set to 1, this bit enables system board memory. When set to 0, this bit disables system board memory. All RAM installed on the system board is enabled or disabled by this operation.

#### System Board POS Register 4 (Hex 0104)

The system board has two memory connectors that support 1MB, 2MB, and 4MB memory cards. This read/write register contains information about the memory cards installed. POS Register 5 defines the connector.

| Bit   | Function           |  |
|-------|--------------------|--|
| 7 - 4 | Memory Card ID     |  |
| 3 - 0 | Enable Memory Card |  |

Figure 2-7. System Board POS Register 4 (Hex 0104)

| Bits<br>7 6 5 4 | Size           | Speed                                                            |
|-----------------|----------------|------------------------------------------------------------------|
| 0000            | 4MB            | 80 ns 🗸                                                          |
| 0001            | 2MB            | 100 ns 🗸                                                         |
| 0010            | 1MB            | 100 ns                                                           |
| 0011-0100       | Reserved       |                                                                  |
| 0101            | 2MB            | 85 ne V CONSCI                                                   |
| 0110            | 1MB            | 85 ng                                                            |
| 0111-1110       | Reserved       |                                                                  |
| 1111            | No memory card |                                                                  |
|                 | installed      | 85 ns v Error<br>85 ns v corrected<br>- octautus<br>- 65x × mile |

| Bits 7 - 4 | Bits 7 through 4 provide the memory card ID. |
|------------|----------------------------------------------|
|------------|----------------------------------------------|

Figure 2-8. Memory Card ID Bits

#### 4MB Memory Cards

| Bits 3 - 0 When set to 1, a 4MB memory card is enabled

#### 1MB and 2MB Memory Cards

Bits 3, 2 Reserved

Bit 1When set to 1, this bit enables the second 1MB on a2MB memory card.

Bit 0 When set to 1, this bit enables a 1MB memory card or the first 1MB on a 2MB memory card.

### System Board POS Register 5 (Hex 0105)

This is the memory control register.

| Bit     | Function                                   |
|---------|--------------------------------------------|
| <br>7,6 | Reserved                                   |
| 5       | 640KB - 1MB Split Enable                   |
| 4       | ROM Enable                                 |
| 3       | Reserved = 1                               |
| 2 - 0   | Memory Connector Select for POS Register 4 |

Figure 2-9. System Board POS Register 5 (Hex 0105)

Bits 7, 6 Reserved.

Bit 5 When this bit is set to 0, system board RAM between 640KB and 1MB is enabled. Typically, 128KB of this memory is mapped to the system board ROM address space, and the remaining 256KB is mapped to the first available address following the last full 1MB block of activated system board memory. When set to 1, this bit disables system board RAM between 640KB and 1MB.

Bit 4 This bit determines how addresses hex 0E0000 to 0FFFFF are assigned.

When this bit is set to 1, ROM is enabled; the read-access addresses are assigned to ROM and the write-access addresses are disabled. When this bit is set to 0, ROM is disabled; the read-access addresses are assigned to RAM and the write-access addresses are disabled. Bit 5 of this register must be set to 0 before ROM can be disabled.

- Bit 3 This bit is reserved.
- Bits 2 0 These bits select the memory connector to be used by POS Register 4.

| Bits<br>2 1 0 | Function           |  |
|---------------|--------------------|--|
| 000           | Memory Connector 1 |  |
| 001           | Memory Connector 2 |  |
| 010-111       | Reserved           |  |

Figure 2-10. Memory Connector Select for POS Register 4

#### **Adapter Setup**

The Adapter Enable/Setup register (hex 0096) selects the channel connector to be configured.

| Bit   | Function             |
|-------|----------------------|
| <br>7 | Channel Reset        |
| 6 - 4 | Reserved             |
| 3     | Card Setup Enable    |
| 2-0   | Channel Select 2 - 0 |

Figure 2-11. Adapter Enable/Setup Register (Hex 0096)

- **Bit 7** When set to 1, this bit activates the 'channel reset' signal to all connectors.
- Bits 6 4 Reserved.
- Bit 3 When set to 1, this bit enables the '-card setup' (-CD SETUP) signal selected by bits 2 through 0.

**Bits 2 - 0** These bits are the address bits for -CD SETUP. Connectors 1 through 3 of the bus adapter are addressed as 0 through 2, respectively, and the fixed disk drive connector is addressed as 3. When bit 3 is set to 1, these bits select the connector that is put into setup.

Associated with each channel connector is a unique '-card setup' signal used to put the adapters in the setup mode, which allows access to the POS registers. The individual connectors are selected through the Adapter Enable/Setup register. Setup information is then read from or written to the selected adapter through I/O addresses hex 0100 through 0107.

#### Notes:

- 1. -CD SETUP goes active only when an operation is performed in the I/O address range hex 0100 through 0107.
- The status of the Adapter Enable/Setup register (hex 0096) can be read by a program. However, when the register is read, bits 6 through 4 are set to 1.

# Section 3. System Board

| Description                                        | 3-3  |
|----------------------------------------------------|------|
| Microprocessor and Math Coprocessor                | 3-3  |
| Micro Channel Implementation                       |      |
| Exception Reporting                                |      |
| Central Arbiter                                    |      |
| Arbitration Bus Priority Assignments               | 3-4  |
| Central Arbiter Programming                        |      |
| Bus Adapter                                        |      |
| Diskette Drive Controller                          |      |
| Memory                                             | 3-9  |
| ROM Subsystem                                      | 3-9  |
| RAM Subsystem                                      | 3-9  |
| Error Recovery                                     | J-10 |
| System Memory Map                                  | 3-11 |
|                                                    | 3-12 |
|                                                    | 8-13 |
| RT/CMOS Address and NMI Mask Register (Hex 0070) 3 | 3-13 |
|                                                    | 3-14 |
| RT/CMOS RAM I/O Operations                         | 3-14 |
| •                                                  | 3-15 |
| CMOS RAM Configuration                             | 8-18 |
|                                                    | 3-22 |
| Nonmaskable Interrupt                              | 3-22 |
|                                                    | 3-23 |
|                                                    | 3-24 |
|                                                    | 3-26 |
|                                                    | 3-26 |
|                                                    | 3-27 |

### Notes:

### Description

This section describes the microprocessor, math coprocessor, channel differences, memory subsystems, and miscellaneous system | ports and connectors for the Model 55. Additional information on | these topics can be found in the *Hardware Interface Technical* | *Reference* listed in the preface of this manual.

#### **Microprocessor and Math Coprocessor**

The 80386SX microprocessor used in the Model 55 runs at 16MHz and has a 24-bit address and a 16-bit data interface. The 80386SX microprocessor is software-compatible with the 80386 microprocessor.

The 80387SX math coprocessor is matched to the speed of the system microprocessor and operates in the synchronous mode. The 80387SX math coprocessor is software-compatible with the 80387 math coprocessor.

### **Micro Channel Implementation**

This section describes the implementation of the Micro Channel architecture on Model 55 systems. For general Micro Channel architecture information, refer to the Hardware Interface Technical Reference.

#### Exception Reporting

| Exceptions should be reported using the asynchronous channel check | procedure. The synchronous channel check procedure is not | supported.

#### **Central Arbiter**

The central arbitration control point gives intelligent subsystems on the channel the ability to share and control the system. It allows burst data transfers and prioritization of control between devices. The central arbiter supports up to 15 arbitrating devices (levels 0 through E) and the system microprocessor (level F).

#### **Arbitration Bus Priority Assignments**

The following figure shows the assignment of arbitration levels. The functions with the lowest arbitration level have the highest priority.

| ARB<br>Level | Primary<br>Assignment                                 |
|--------------|-------------------------------------------------------|
| -2           | Memory Refresh                                        |
| -1           | NMI                                                   |
| 0            | DMA Channel 0 (Programmable to any arbitration level) |
| 1            | DMA Channel 1                                         |
| 2            | DMA Channel 2                                         |
| 3            | DMA Channel 3                                         |
| 4            | DMA Channel 4 (Programmable to any arbitration level) |
| 5            | DMA Channel 5                                         |
| 6            | DMA Channel 6                                         |
| 7            | DMA Channel 7                                         |
| 8 - E        | Available                                             |
| F            | System Microprocessor                                 |

Figure 3-1. Arbitration Bus Priority Assignments

Note: Devices designed for arbitration level 0 or 1 should have limited bandwidth or short bursts so diskette overruns can be prevented or recovered by retry operations. The diskette drive controller, on arbitration level 2, can be held inactive by devices on levels 0 and 1, by a refresh operation, and by the previous controlling master. The diskette drive controller should not be held inactive for more than 12 microseconds to prevent overrun.

Nonmaskable interrupt (NMI) service is executed at a priority level higher than 0, called -1. Memory refresh is prioritized at -2, two levels higher than 0. Levels -1 and -2 are reached on the system board only, while the 'arbitrate/-grant' signal (ARB/-GNT) is in the arbitrate state.

When the central arbitration control point receives a level -1 request (NMI, a system-board internal signal), it activates -PREEMPT, waits for the end of transfer, and then places ARB/-GNT in the arbitrate state, which denies channel activity to arbitrating devices. The central arbitration control point gives the grant to the level -1 request, and holds ARB/-GNT in the arbitrate state until the operation is complete and the NMI is reset.

#### **Central Arbiter Programming**

The central arbitration control point provides access to programmable options through the Arbitration register, which is accessed at I/O address hex 0090. The bits are defined differently for read and write operations, as shown in the following figures.

| Bit   | Definition                                  |
|-------|---------------------------------------------|
| 7     | Enable System Microprocessor Cycle          |
| 6     | Arbitration Mask                            |
| 5     | Enable Extended Arbitration (Not Supported) |
| 4 - 0 | Reserved                                    |

| Figure | 3-2. | Arbitration | Register. | Write to | Hex 0090 |
|--------|------|-------------|-----------|----------|----------|
|--------|------|-------------|-----------|----------|----------|

| Bit   | Definition                                           |
|-------|------------------------------------------------------|
| 7     | Enable System Microprocessor Cycle                   |
| 6     | Arbitration Masked by NMI                            |
| 5     | Bus Time-Out                                         |
| 4     | Reserved                                             |
| 3 - 0 | Value of Arbitration Bus During Previous Grant State |

#### Figure 3-3. Arbitration Register, Read Hex 0090

**Bit 7** Setting this bit to 1 enables system microprocessor cycles during arbitration cycles. This bit can be set to 0 if an arbitrating device requires total control of the channel bandwidth. This bit is set to 0 by a system reset.

Reading this bit as a 1 indicates system microprocessor cycles are enabled during arbitration.

**Bit 6** Setting this bit to 1 causes the central arbitration control point to enter the arbitration state. The system microprocessor controls the channel until this bit is reset to 0. This bit is set to 0 by a system reset.

Reading this bit as a 1 indicates that an NMI has occurred and has masked arbitration.

**Warning:** This bit should be set to 1 only by diagnostic routines and system error-recovery routines.

Bit 5 Setting this bit to 1 extends the arbitration cycle from a minimum of 400 nanoseconds to a minimum of 800 nanoseconds. The Model 55 does not support this mode of operation. Setting this bit to 1 can cause unpredictable results.

Reading this bit as a 1 indicates that a bus time-out has occurred. The bus-time-out indication is not reset until bit 6 of this register is set to 0.

- Bit 4 This bit is reserved and should be 0.
- Bits 3 0 These bits are undefined for a write operation and should be set to 0.

Reading these bits returns the arbitration level of the arbiter controlling the channel during the most recent grant state. This information allows the system microprocessor to determine the arbitration level of the device that caused a bus time-out.

#### **Bus Adapter**

The Model 55 uses a direct bus attachment board to provide four channel connectors:

- Two 16-bit Micro Channel connectors
- One 16-bit Micro Channel connector with an auxiliary video extension
- One card edge connector for the fixed disk drive.

The adapters are installed into the direct bus attachment board horizontally.

When in the setup mode, the fixed disk drive is addressed as channel connector 3 through the Adapter Enable/Setup register (hex 0096). See "Adapter Setup" on page 2-11. For more POS information about the fixed disk drive, refer to the technical reference for that drive.

The fixed disk drive connector is a 2- by 36-pin connector on the top edge of the direct bus attachment board. The following figure shows the signal assignments and pin numbering for the connector.

|     | Side A |           |     | Side B |           |
|-----|--------|-----------|-----|--------|-----------|
| Pin | 1/0    | Signal    | Pin | 1/0    | Signal    |
| 1   | 0      | -CD SETUP | 1   | 0      | A15       |
| 2   | 0      | A13       | 2   | 0      | A14       |
| 3   | N/A    | Ground    | 3   | N/A    | Ground    |
| 4   | 0      | A11       | 4   | 0      | Reserved  |
| 5   | 0      | A10       | 5   | N/A    | Ground    |
| 6   | 0      | A09       | 6   | 0      | A12       |
| 7   | 0      | + 5 Vdc   | 7   | 0      | -CMD      |
| 8   | 0      | A08       | 8   | I      | -CD SFDBK |
| 9   | 0      | A07       | 9   | N/A    | Ground    |
| 10  | 0      | A06       | 10  | I/O    | D01       |
| 11  | N/A    | Ground    | 11  | I/O    | D03       |
| 12  | 0      | A05       | 12  | 1/0    | D04       |
| 13  | 0      | A04       | 13  | N/A    | Ground    |
| 14  | 0      | A03       | 14  | 0      | CHRESET   |
| 15  | 0      | + 5 Vdc   | 15  | I/O    | D08       |
| 16  | 0      | A02       | 16  | I/O    | D09       |
| 17  | 0      | A01       | 17  | N/A    | Ground    |
| 18  | 0      | A00       | 18  | 1/0    | D12       |
| 19  | 0      | + 12 Vdc  | 19  | 1/0    | D14       |
| 20  | Ó      | -ADL      | 20  | 1/0    | D15       |
| 21  | 1      | -PREEMPT  | 21  | N/A    | Ground    |
| 22  | ł      | -BURST    | 22  | 1/0    | DOO       |
| 23  | 0      | +5 Vdc    | 23  | 1/0    | D02       |
| 24  | 1      | ARB 00    | 24  | 1/0    | D05       |
| 25  | I I    | ARB 01    | 25  | N/A    | Ground    |
| 26  | I      | ARB 02    | 26  | 1/0    | D06       |
| 27  | N/A    | + 12 Vdc  | 27  | 1/0    | D07       |
| 28  | 1      | ARB 03    | 28  | 1/0    | D10       |
| 29  | 0      | ARB/-GNT  | 29  | N/A    | Ground    |
| 30  | 0      | -TC       | 30  | 1/0    | D11       |
| 31  | N/A    | +5 Vdc    | 31  | 1/0    | D13       |
| 32  | 0      | -S0       | 32  | Ő      | -SBHE     |
| 33  | õ      | -S1       | 33  | N/A    | Ground    |
| 34  | õ      | M/-IO     | 34  | 1      | -CD DS 16 |
| 35  | N/A    | Ground    | 35  | Ì      | -IRQ 14   |
| 36  | 1      | CD CHRDY  | 36  | N/A    | Ground    |

Figure 3-4. Fixed Disk Drive Connector

## **Diskette Drive Controller**

The system board uses the Type 1 diskette drive controller. However, several pin assignments of the 2- by 20-pin connector are different from the ones shown in the *IBM Personal System/2 Hardware Interface Technical Reference*. The following figure shows the signal assignments and pin numbering for the connector.

| Pin | 1/0 | Signal   | Pin | 1/0 | Signal               |
|-----|-----|----------|-----|-----|----------------------|
| 1   | N/A | Reserved | 2   | 0   | -High Density Select |
| 3   | N/A | + 5 Vdc  | 4   | N/A | Reserved             |
| 5   | N/A | Ground   | 6   | N/A | + 12 Vdc             |
| 7   | N/A | Ground   | 8   | 1   | -Index               |
| 9   | N/A | Ground   | 10  | N/A | Reserved             |
| 11  | N/A | Ground   | 12  | 0   | -Drive Select        |
| 13  | N/A | Ground   | 14  | N/A | Reserved             |
| 15  | N/A | Ground   | 16  | 0   | -Motor Enable        |
| 17  | N/A | Ground   | 18  | ŏ   | -Direction           |
| 19  | N/A | Ground   | 20  | õ   | -Step                |
| 21  | N/A | Ground   | 22  | õ   | -Write Data          |
| 23  | N/A | Ground   | 24  | ō   | -Write Enable        |
| 25  | N/A | Ground   | 26  | Ĩ   | -Track 0             |
| 27  | N/A | Ground   | 28  | i   | -Write Protect       |
| 29  | N/A | Ground   | 30  | i   | -Read Data           |
| 31  | N/A | Ground   | 32  | ò   | -Head 1 Select       |
| 33  | N/A | Ground   | 34  | ī   | -Diskette Change     |
| 35  | N/A | Ground   | 36  | N/A | Ground               |
| 37  | N/A | Reserved | 38  | 0   | + 5 Vdc              |
| 39  | N/A | Ground   | 40  | ŏ   | + 12 Vdc             |

Figure 3-5. Diskette Drive Connector

### Memory

The Model 55 uses the following types of memory:

- Read-only memory (ROM)
- Random access memory (RAM)
- RT/CMOS RAM.

#### **ROM Subsystem**

The ROM subsystem consists of 128KB. ROM is active at power-on time and is assigned the top of the first and last 1MB of address space (0E0000 to 0FFFFF and FE0000 to FFFFFF). After POST ensures that system memory is operating properly, the ROM code is copied to RAM at the same address space, and ROM is disabled.

ROM or RAM access at address space hex 0E0000 to 0FFFFF is controlled by the ROM enable bit in System Board POS Register 5, hex 0105. When enabled, ROM is not parity-checked and operates with three 62.5-nanosecond wait states.

### **RAM Subsystem**

The RAM subsystem on the system board starts at address hex 000000 of the address space. The RAM subsystem is 18 bits wide: 16 data bits and 2 parity bits. One parity bit is generated for each byte of data written. During a read operation, one parity bit is checked for each byte of data read by the device controlling the bus.

Two memory connectors are provided on the system board. Each connector can support 1MB, 2MB, or 4MB of memory.

The system enables and disables the 1MB and 2MB memory cards in 1MB blocks. Each 1MB block must start on a 1MB boundary. Because 128KB of I/O ROM, 128KB of system board ROM, and 128KB of video memory are mapped within the first 1MB of address space, the first physical 1MB of RAM cannot be mapped to contiguous addresses and is therefore split at the 640KB boundary creating a 384KB overflow. The high 128KB of the overflow is mapped to the system board ROM address space; the remaining 256KB, called the *split memory block*, is either disabled or mapped to the first available address following the last full 1MB of activated system board memory. Split-memory-block remapping and disabling are controlled by System Board POS Register 5, hex 0105. Note: The 4MB memory card cannot be enabled or disabled in 1MB blocks.

Additional memory can be added in any of the Micro Channel connectors. However, the total amount of memory installed must not exceed the 16MB addressing limit of the DMA controller. The total amount of usable memory is less than the amount of memory installed because of ROM-to-RAM remapping.

### **Error Recovery**

If POST detects a memory error on the 1MB or 2MB memory card, an attempt is made to deactivate the physical 1MB block of memory that contains the error. The addresses assigned to the deactivated block are reassigned to the next physical block of system board memory, if installed (the first 1MB of memory address space cannot be assigned to memory installed in any of the Micro Channel connectors). If 1MB of valid system board memory cannot be found, the system sets the memory size according to the last good memory available and allows a system reset; however, if a minimum of 64KB of good memory cannot be found, POST cannot recover from the error.

Note: The 4MB memory card cannot be enabled or disabled in 1MB blocks.



Properly Functioning Memory - 4MB Active

Error in 3rd Block of Memory -3MB Active after Address Reassigned

Figure 3-6. Memory Error Address Reassignment

If the first physical 1MB of memory is disabled, the split-memory block and ROM-to-RAM remap feature will not be enabled.

#### System Memory Map

Memory is mapped by System Board POS Register 5, hex 0105.

**Warning:** IBM recommends that programmable options be set only through the System Configuration utilities. Directly setting the POS registers or CMOS RAM POS parameters can result in multiple assignments of the same system resource, improper operation of the feature, loss of data, or damage to the hardware.

The first 640KB of system board RAM is mapped starting at address hex 000000. A 256-byte and 1KB portion of this RAM is reserved as BIOS data areas. See the *IBM Personal System/2 and Personal Computer BIOS Interface Technical Reference* for details.

The following figure shows the memory map for a properly functioning system. Memory can be mapped differently if POST detects an error in system board memory or RT/CMOS RAM. In the following figure, the variable X represents the number of 1MB blocks of system board memory starting at or above the hex 100000 boundary. The variable Y represents the number of 1MB blocks of addressable memory installed in the channel starting at or above the hex 100000 boundary (Y cannot exceed 14.75).

| Hex Range                                                  | Function                                                        |
|------------------------------------------------------------|-----------------------------------------------------------------|
| 000000 to 09FFFF                                           | 640KB System Board RAM                                          |
| 0A0000 to 0BFFFF                                           | 128KB Video RAM                                                 |
| 0C0000 to 0DFFFF                                           | Channel ROM                                                     |
| 0E0000 to 0FFFFF                                           | 128K System Board ROM<br>mapped to RAM                          |
| 100000 to (100000 + XMB)                                   | XMB System Board RAM                                            |
| (100000 + XMB) to (100000 + XMB + 256KB)                   | 256KB System Board RAM<br>(Split Memory Block)                  |
| (100000 + XMB + 256KB) to (100000 + XMB<br>+ 256KB + YMB)  | YMB Channel RAM                                                 |
| (100000 + XMB + 256KB + YMB) to FDFFFF<br>FE0000 to FFFFFF | Not Used<br>128KB System Board ROM<br>(Same as 0E0000 to 0FFFFF |



## **System Board Memory Connectors**

The system board has two 72-pin memory connectors that support 1MB, 2MB, and 4MB memory cards. The following figure shows the pin assignments for the connectors.

| Pin   | 1/0     | Signal            | Pin | 1/0 | Signal            |
|-------|---------|-------------------|-----|-----|-------------------|
| 1     | N/A     | Ground            | 37  | 1/0 | Parity Data High  |
| 2     | 1/0     | Data 0            | 38  | 1/0 | Parity Data High  |
| 3     | 1/0     | Data 0            | 39  | N/A | Ground            |
| 4     | I/O     | Data 1            | 40  | 0   | CAS 0             |
| 5     | 1/0     | Data 1            | 41  | 0   | CAS 2             |
| 6     | 1/0     | Data 2            | 42  | 0   | CAS 3             |
| 7     | 1/0     | Data 2            | 43  | 0   | CAS 1             |
| 8     | 1/0     | Data 3            | 44  | 0   | RAS 0             |
| 9     | 1/0     | Data 3            | 45  | 0   | RAS 1             |
| 10    | 0       | + 5 Vdc           | 46  | 0   | Block Select 1    |
| 11    | 0       | -CAS Parity       | 47  | 0   | Write Enable      |
| 12    | 0       | Address 0         | 48  | N/A | Reserved          |
| 13    | 0       | Address 1         | 49  | I/O | Data 8            |
| 14    | 0       | Address 2         | 50  | I/O | Data 8            |
| 15    | 0       | Address 3         | 51  | I/O | Data 9            |
| 16    | 0       | Address 4         | 52  | I/O | Data 9            |
| 17    | 0       | Address 5         | 53  | I/O | Data 10           |
| 18    | 0       | Address 6         | 54  | I/O | Data 10           |
| 19    | N/A     | Reserved          | 55  | I/O | Data 11           |
| 20    | 1/0     | Data 4            | 56  | 1/0 | Data 11           |
| 21    | 1/0     | Data 4            | 57  | I/O | Data 12           |
| 22    | 1/0     | Data 5            | 58  | I/O | Data 12           |
| 23    | 1/0     | Data 5            | 59  | 0   | +5 Vdc            |
| 24    | 1/0     | Data 6            | 60  | 1/O | Data 13           |
| 25    | 1/0     | Data 6            | 61  | I/O | Data 13           |
| 26    | 1/0     | Data 7            | 62  | I/O | Data 14           |
| 27    | 1/0     | Data 7            | 63  | 1/0 | Data 14           |
| 28    | 0       | Address 7         | 64  | I/O | Data 15           |
| 29    | 0       | Block Select 0    | 65  | I/O | Data 15           |
| 30    | 0       | + 5 Vdc           | 66  | 0   | Block Select 2    |
| 31    | 0       | Address 8         | 67  | 1   | Presence Detect 0 |
| 32    | 0       | Address 9         | 68  | 1   | Presence Detect 1 |
| 33    | 0       | RAS 3             | 69  | 1   | Presence Detect 2 |
| 34    | 0       | RAS 2             | 70  | 1   | Presence Detect 3 |
| 35    | 1/0     | Parity Data Low   | 71  | 0   | Block Select 3    |
| 36    | 1/0     | Parity Data Low   | 72  | N/A | Ground            |
| RAS = | Row A   | ddress Strobe     |     |     |                   |
| CAS = | = Colum | in Address Strobe |     |     |                   |

Figure 3-8. System Board Memory Connectors

### RT/CMOS RAM

The RT/CMOS RAM (real-time clock/complementary metal-oxide
semiconductor RAM) chip contains the real-time clock and 64 bytes of
CMOS RAM. The clock circuitry uses 14 bytes of this memory, and the rest is allocated to configuration and system status information.
A battery is built into the chip to keep the RT/CMOS RAM active when
the power supply is not on.

The Type 2 system board has an additional 2KB CMOS RAM
 extension with a built-in battery, for configuration and other system
 information.

The following figure shows the RT/CMOS RAM bytes and their addresses.

| Address<br>(Hex) | RT/CMOS RAM Bytes                   |
|------------------|-------------------------------------|
| 000 - 00D        | Real-Time Clock Bytes               |
| 00E              | Diagnostic Status Byte              |
| 00F              | Shutdown Status Byte                |
| 010              | Diskette Drive Type Byte            |
| 011              | Fixed Disk Drive Type Byte          |
| 012              | Reserved                            |
| 013              | Reserved                            |
| 014              | Equipment Byte                      |
| 015, 016         | Low and High Base Memory Bytes      |
| 017, 018         | Low and High Expansion Memory Bytes |
| 019 - 031        | Reserved                            |
| 032, 033         | Configuration CRC Bytes             |
| 034 - 036        | Reserved                            |
| 037              | Date Century Byte                   |
| 038 - 03F        | Reserved                            |

Figure 3-9. RT/CMOS RAM Address Map

#### **RT/CMOS Address and NMI Mask Register (Hex 0070)**

This register is used in conjunction with the RT/CMOS Data register (hex 0071) to read from and write to the RT/CMOS RAM bytes.

|     | Bit   | Function            |
|-----|-------|---------------------|
|     | 7     | NMI Mask            |
|     | 6     | Reserved            |
| Į – | 5 - 0 | RT/CMOS RAM Address |

Figure 3-10. RT/CMOS Address and NMI Mask Register (Hex 0070)

**Warning:** The operation following a write to hex 0070 should access hex 0071; otherwise, intermittent malfunctions and unreliable operation of the RT/CMOS RAM can occur.

- Bit 7 When this bit is set to 1, the NMI is masked off (disabled). This bit is set to 1 by a power-on reset. This is a write-only bit.
- Bit 6 Reserved.
- Bits 5 0 These bits are used to select RT/CMOS RAM addresses.

#### **RT/CMOS Data Register (Hex 0071)**

This register is used in conjunction with the RT/CMOS Address and Mask register (hex 0070) to read from and write to the RT/CMOS RAM bytes.

| Bit   | Function     |  |
|-------|--------------|--|
| 7 - 0 | RT/CMOS Data |  |
|       |              |  |

Figure 3-11. RT/CMOS Data Register (Hex 0071)

#### **RT/CMOS RAM I/O Operations**

During I/O operations to the RT/CMOS RAM addresses, interrupts should be masked to prevent other interrupt routines from changing the RT/CMOS Address register before data is read or written. After I/O operations, the RT/CMOS Address and NMI Mask register (hex 0070) should be left pointing to Status Register D (hex 00D).

**Warning:** The operation following a write to hex 0070 should access hex 0071; otherwise, intermittent malfunctions and unreliable operation of the RT/CMOS RAM can occur.

Writing to the RT/CMOS RAM requires the following steps:

- 1. Write the RT/CMOS RAM address to the RT/CMOS Address and NMI Mask register (hex 0070).
- 2. Write the data to the RT/CMOS Data register (hex 0071).

Reading from the RT/CMOS RAM requires the following steps:

- 1. Write the RT/CMOS RAM address to the RT/CMOS and NMI Mask register (hex 0070).
- 2. Read the data from the RT/CMOS Data register (hex 0071).

#### Real-Time Clock Bytes (Hex 000-00D)

| Address<br>(Hex) | Function          | Byte<br>Number | _ |
|------------------|-------------------|----------------|---|
| 000              | Seconds           | 0              |   |
| 001              | Second Alarm      | 1              |   |
| 002              | Minutes           | 2              |   |
| 003              | Minute Alarm      | 3              |   |
| 004              | Hours             | 4              |   |
| 005              | Hour Alarm        | 5              |   |
| 006              | Day of Week       | 6              |   |
| 007              | Date of Month     | 7              |   |
| 008              | Month             | 8              |   |
| 009              | Year              | 9              |   |
| 00A              | Status Register A | 10             |   |
| 00B              | Status Register B | 11             |   |
| 00C              | Status Register C | 12             |   |
| 00D              | Status Register D | 13             |   |

Bit definitions and addresses for the real-time clock bytes are shown in the following figure.

Figure 3-12. Real-Time Clock Bytes

**Note:** The Setup program initializes Status Registers A, B, C, and D when the time and date are set. Interrupt hex 1A is the BIOS interface to read and set the time and date, and it initializes the register the same way as the Setup program.

#### Status Register A (Hex 00A)

| Function            |                                        |
|---------------------|----------------------------------------|
| Update in Progress  |                                        |
|                     |                                        |
| Rate Selection Bits |                                        |
|                     | Update in Progress<br>22-Stage Divider |

Figure 3-13. Status Register A

- **Bit 7** When set to 1, this bit indicates the time-update cycle is in progress. When set to 0, it indicates that the current date and time can be read.
- Bits 6 4 These bits identify which time-base frequency is being used. The system initializes these bits to binary 010, which selects a 32.768-kHz time base. This is the only value supported by the system for proper timekeeping.
- **Bits 3 0** These bits allow the selection of a divider output frequency. The system initializes the rate selection bits to a binary 0110, which selects a 1.024-kHz square-wave output frequency and a 976.562-microsecond periodic interrupt rate.

### Status Register B (Hex 00B)

| Function                       |
|--------------------------------|
| Set                            |
| Periodic Interrupt Enable      |
| Alarm Interrupt Enable         |
| Update-Ended Interrupt Enabled |
| Square Wave Enabled            |
| Date Mode                      |
| 24-Hour Mode                   |
| Daylight-Saving Time Enabled   |
|                                |

Figure 3-14. Status Register B

- **Bit 7** When set to 0, this bit updates the cycle, normally by advancing the counts at a rate of one per second. When set to 1, this bit immediately ends any update cycle in progress, and the program can initialize the 14 time bytes without any further updates occurring until this bit is set to 0.
- Bit 6 This bit is a read/write bit that allows an interrupt to occur at a rate specified by the rate and divider bits in Status Register A. When set to 1, this bit enables the interrupt. The system initializes this bit to 0.

- **Bit 5** When set to 1, this bit enables the alarm interrupt. The system initializes this bit to 0.
- Bit 4 When set to 1, this bit enables the update-ended interrupt. The system initializes this bit to 0.
- **Bit 3** When set to 1, this bit enables the square-wave frequency as set by the rate-selection bits in Status Register A. The system initializes this bit to 0.
- **Bit 2** This bit indicates whether the binary-coded-decimal (BCD) or binary format is used for time-and-date calendar updates. When set to 1, this bit indicates the binary format. The system initializes this bit to 0.
- Bit 1 This bit indicates if the hours byte is in 12-hour or 24-hour mode. When set to 1, this bit indicates the 24-hour mode. The system initializes this bit to 1.
- Bit 0 When set to 1, this bit enables the daylight-saving-time mode. When set to 0, this bit disables the mode and the clock reverts to standard time. The system initializes this bit to 0.

#### Status Register C (Hex 00C)

| Bit   | Function                    |
|-------|-----------------------------|
| 7     | Interrupt Request Flag      |
| 6     | Periodic Interrupt Flag     |
| 5     | Alarm Interrupt Flag        |
| 4     | Update-Ended Interrupt Flag |
| 3 - 0 | Reserved                    |

Figure 3-15. Status Register C

| Note: Interrupts are enabled by bits 6, 5, and 4 in St | tatus Register B. |
|--------------------------------------------------------|-------------------|
|--------------------------------------------------------|-------------------|

- Bit 7 When set to 1, this bit indicates that an interrupt has occurred; bits 6, 5, and 4 indicate the type of interrupt.
- Bit 6 When set to 1, this bit indicates that a periodic interrupt occurred.
- Bit 5 When set to 1, this bit indicates that an alarm interrupt occurred.
- Bit 4 When set to 1, this bit indicates that an update-ended interrupt occurred.
- Bits 3 0 Reserved.

#### Status Register D (Hex 00D)

| Bit   | Function  |  |
|-------|-----------|--|
| 7     | Valid RAM |  |
| 6 - 0 | Reserved  |  |

Figure 3-16. Status Register D

- Bit 7 This read-only bit monitors the internal battery. When set to 1, this bit indicates that the real-time clock has power. When set to 0, it indicates that the real-time clock has lost power.
- Bits 6 0 Reserved.

#### **CMOS RAM Configuration**

The following shows the bit definitions for the CMOS RAM configuration bytes.

#### Diagnostic Status Byte (Hex 00E)

| Bit | Function                                            |
|-----|-----------------------------------------------------|
| 7   | Real-Time Clock Chip Power                          |
| 6   | Configuration Record and Checksum Status            |
| 5   | Incorrect Configuration                             |
| 4   | Memory Size Mismatch                                |
| 3   | Fixed Disk Controller/Drive C Initialization Status |
| 2   | Time Status Indicator                               |
| 1   | Adapter Configuration Miscompare                    |
| 0   | Adapter ID Time-Out                                 |
| 0   |                                                     |

Figure 3-17. Diagnostic Status Byte

. . . .

| Bit 7 | When set to 1, this bit indicates that the real-time clock |
|-------|------------------------------------------------------------|
|       | chip lost power.                                           |

- Bit 6 When set to 1, this bit indicates that the checksum is incorrect.
- **Bit 5** This is a power-on check of the equipment byte (hex 014). When set to 1, this bit indicates that the configuration information is incorrect.
- **Bit 4** When set to 1, this bit indicates that the memory size does not match the configuration information.
- **Bit 3** When set to 1, this bit indicates that the controller or fixed disk drive failed initialization.

- Bit 2 When set to 1, this bit indicates that the time is invalid.
- **Bit 1** When set to 1, this bit indicates that the adapters do not match the configuration information.
- Bit 0 When set to 1, this bit indicates that a time-out occurred while an adapter ID was being read.

*Shutdown Status Byte (Hex 00F):* This byte is defined by the power-on diagnostic programs.

**Diskette Drive Type Byte (Hex 010):** This byte indicates the type of diskette drive installed.

| Function            |                     |
|---------------------|---------------------|
| Diskette Drive Type |                     |
| Reserved            |                     |
|                     | Diskette Drive Type |

Figure 3-18. Diskette Drive Type Byte

#### Bits 7 - 4 These bits indicate the diskette drive type.

| Bits<br>7 6 5 4 | Function                                     |  |
|-----------------|----------------------------------------------|--|
| 0000            | No drive present                             |  |
| 0011            | High-capacity diskette drive (720KB)         |  |
| 0100            | High-density diskette drive (1.44MB)         |  |
| Note: All o     | ombinations that are not shown are reserved. |  |

Figure 3-19. Diskette Drive Type Bits

#### Bits 3 - 0 Reserved.

**Fixed Disk Drive Type Byte (Hex 011):** This byte defines the type of fixed disk drive installed. Hex 00 indicates that a fixed disk drive is *not* installed.

**Note:** For more information about fixed disk drive types, refer to the *IBM Personal System/2 and Personal Computer BIOS Interface Technical Reference*.

Reserved Bytes (Hex 012, 013): These bytes are reserved.

**Equipment Byte (Hex 014):** This byte defines the basic equipment in the system for the power-on diagnostic tests.

| Bit  | Function                  |
|------|---------------------------|
| 7, 6 | Number of Diskette Drives |
| 5, 4 | Display Operating Mode    |
| 3, 2 | Reserved                  |
| 1    | Math Coprocessor Presence |
| 0    | Diskette Drive Presence   |
|      | Diskette Drive Presence   |

Figure 3-20. Equipment Byte

Bits 7, 6 These bits indicate the number of diskette drives installed, as shown in the following figure.

| Bits<br>7 6 | Number of<br>Diskette Drives |  |
|-------------|------------------------------|--|
| 00          | One Drive                    |  |
| 01          | Reserved                     |  |
| 10          | Reserved                     |  |
| 11          | Reserved                     |  |

Figure 3-21. Installed Diskette Drive Bits

Bits 5, 4 These bits indicate the operating mode of the display attached to the video port, as shown in the following figure.

| Bits<br>54 | Display<br>Operating Mode |  |
|------------|---------------------------|--|
| 00         | Reserved                  |  |
| 01         | 40-Column Mode            |  |
| 10         | 80-Column Mode            |  |
| 11         | Monochrome Mode           |  |

Figure 3-22. Display Operating Mode Bits

- Bits 3, 2 Reserved.
- Bit 1 When set to 1, this bit indicates that a math coprocessor is installed.
- Bit 0 When set to 1, this bit indicates that a diskette drive is installed.

Low and High Base Memory Bytes (Hex 015 and 016): These bytes define the amount of memory below the 640KB address space.

The value from these bytes represents the number of 1KB blocks of base memory. For example, hex 0280 is equal to 640KB. The low byte is hex 015; the high byte is hex 016.

Low and High Expansion Memory Bytes (Hex 017 and 018): These bytes define the amount of memory above the 1MB address space.

The hexadecimal values in these bytes represent the number of 1KB blocks of expansion memory. For example, hex 0800 is equal to 2048KB. The low byte is hex 017; the high byte is hex 018.

Reserved Bytes (Hex 019 through 031): These bytes are reserved.

**Configuration CRC Bytes (Hex 032 and 033):** These bytes contain the cyclic-redundancy-check (CRC) data for bytes hex 010 through hex 031 of the 64-byte CMOS RAM. The low byte is hex 033; the high byte is hex 032.

Reserved Bytes (Hex 034 through 036): These bytes are reserved.

**Date Century Byte (Hex 037):** Bits 7 through 0 of this byte contain the BCD value for the century. Refer to the *IBM Personal System/2 and Personal Computer BIOS Interface Technical Reference* for information about reading and setting this byte.

Reserved Bytes (Hex 038 through 03F): These bytes are reserved.

### **Miscellaneous System Functions and Ports**

#### Nonmaskable Interrupt

The nonmaskable interrupt (NMI) signals the system microprocessor that a parity error, a channel check, a system channel time-out, or a system watchdog time-out has occurred. The NMI stops all arbitration on the bus until bit 6 of the Arbitration register (I/O address hex 0090) is set to 0. This can result in lost data or an overrun error on some I/O devices. The NMI masks all other interrupts, and the IRET instruction restores the interrupt flag to the state it was in before the interrupt. A system reset causes a reset of the NMI.

The NMI requests from system board parity and channel check are subject to mask control with the NMI mask bit in the RT/CMOS Address register. The watchdog timer and system channel time-out are not masked by this bit. See "RT/CMOS Address and NMI Mask Register (Hex 0070)" on page 3-13. The power-on default of the NMI mask is 1 (NMI disabled). Before the NMI is enabled after a power-on reset, the parity-check and channel-check states are initialized by POST.

**Warning:** The operation following a write to hex 0070 should access hex 0071; otherwise, intermittent malfunctions and unreliable operation of the RT/CMOS RAM can occur.

### System Control Port B (Hex 0061)

Bit definitions for the write and read functions of this port are shown in the following figures.

| Bit   | Function                          |  |
|-------|-----------------------------------|--|
| 7     | Reset Timer 0 Output Latch (IRQ0) |  |
| 6 - 4 | Reserved                          |  |
| 3     | Enable Channel Check              |  |
| 2     | Enable Parity Check               |  |
| 1     | Speaker Data Enable               |  |
| 0     | Timer 2 Gate to Speaker           |  |

| Figure | 3-23. | System | Control | Port | B | (Write) | ) |
|--------|-------|--------|---------|------|---|---------|---|
|--------|-------|--------|---------|------|---|---------|---|

| Bit | Function                          |
|-----|-----------------------------------|
| 7   | Parity Check                      |
| 6   | Channel Check                     |
| 5   | Timer 2 Output                    |
| 4   | Toggles with Each Refresh Request |
| 3   | Enable Channel Check              |
| 2   | Enable Parity Check               |
| 1   | Speaker Data Enable               |
| 0   | Timer 2 Gate to Speaker           |

Figure 3-24. System Control Port B (Read)

- **Bit 7** When this bit is set to 1 during a write operation, IRQ0 is reset. When read as a 1, this bit indicates a parity check has occurred.
- Bit 6 When read as a 1, this bit indicates a channel check has occurred.
- Bit 5 When read, this bit indicates the condition of the timer/counter 2 'output' signal.
- Bit 4 When read, this bit toggles for each refresh request.
- Bit 3 When set to 0, this bit enables channel check. This bit is set to 1 during a power-on reset.
- **Bit 2** When set to 0, this bit enables parity check. This bit is set to 1 during a power-on reset.
- Bit 1 When set to 1, this bit enables speaker data.
- Bit 0 When set to 1, this bit enables the timer 2 gate.

### System Control Port A (Hex 0092)

| Bit   | Function              |
|-------|-----------------------|
| 7 - 5 | Reserved              |
| 4     | Watchdog Timer Status |
| 3     | Security Lock Latch   |
| 2     | Reserved = 0          |
| 1     | Alternate Gate A20    |
| 0     | Alternate Hot Reset   |
|       |                       |

Figure 3-25. System Control Port A

#### Bits 7 - 5 Reserved.

- **Bit 4** This read-only bit indicates the watchdog timer status. When this bit is set to 1, a watchdog time-out has occurred. For more information about the watchdog timer, refer to the *IBM Personal System/2 Hardware Interface Technical Reference*.
- Bit 3 This bit provides the security lock for the secured area of RT/CMOS. When this bit is set to 1, the 8-byte, power-on password is electrically locked. Once this bit is set by POST, it can be cleared only by turning the system off.
- Blt 2 Reserved.
- Bit 1 This bit is used to enable the 'address 20' signal (A20) when the microprocessor is in the real address mode. When this bit is set to 0, A20 cannot be used in real mode addressing. This bit is set to 0 during a system reset.

**Bit 0** This bit provides an alternate method of resetting the system microprocessor. This alternate method supports operating systems requiring faster operation than was provided on the IBM Personal Computer AT<sup>-</sup>. Resetting the system microprocessor switches the microprocessor from the protected mode to the real address mode. The alternate reset takes 13.4 microseconds.

This bit is set to 0 by either a system reset or a write operation. When a write operation changes this bit from 0 to 1, the alternate reset pin is pulsed high for 100 to 125 nanoseconds. The reset occurs after a minimum delay of 6.72 microseconds. While the reset is occurring, the latch remains set so that POST can read this bit. If the bit is 0, POST assumes the system was just powered on. If the bit is 1, POST assumes a switch from the protected mode to the real mode has taken place.

When bit 0 is used to reset the system microprocessor to the real mode, the following procedure must be used.

- 1. Disable all maskable and non-maskable interrupts.
- 2. Reset the system microprocessor by writing bit 0 to 1.
- 3. Issue a Halt instruction to the system microprocessor.

If this procedure is not followed, the results will be unpredictable.

Note: Whenever possible, BIOS or ABIOS should be used as an interface to reset the system microprocessor to the real mode.

Trademark of the International Business Machines Corporation.

#### **Power-On Password**

Eight bytes of RT/CMOS RAM are reserved for the power-on password and its check character. The microprocessor can access these bytes only during POST. After POST is completed, if a power-on password is installed, the password bytes are locked and cannot be accessed by a program.

Installing the password is a function of a program on the Reference Diskette. The power-on password does not appear on the screen when it is installed, changed, or removed. Once the power-on password has been installed, it can be changed only during POST.

The power-on password can be bypassed (erased) by using the following procedure:

- 1. Power off the system.
- 2. Disconnect the speaker/password security connector from the bus adapter.
- 3. Rotate the speaker/password security connector 180 degrees and reconnect it.
- 4. Power on the system.

The system unit cover can be physically locked to prevent access to the speaker/password security connector.

The Model 55 also has a keyboard password. See "Keyboard and Auxiliary Device Controller" in the *IBM Personal System/2 Hardware Interface Technical Reference* for more information.

## **Type 2 Serial Port Controller**

Some Type 2 serial controllers used on the Model 55 system board do not respond as described in the *Hardware Interface Technical Reference*.

After the FIFO mode is enabled, bit 6 of the Interrupt Identification register is erroneously set to 0, indicating a Type 1 serial controller is installed. Any application program or operating system that uses bit 6 of the Interrupt Identification register as an indicator to determine FIFO support will default to the character mode. This indicator is ignored by the Model 55 ABIOS. Therefore, programs that operate through ABIOS can use the FIFO mode. The ABIOS routines also clear any error indications remaining after a mode change.

Some application programs reset the received-data-ready indication by writing bit 0 of the Line Status register as a 0. This method can cause compatibility problems and is not supported by Type 1 or Type 2 serial controllers. To avoid compatibility problems, bit 0 of the Line Status register can be reset to 0 by reading the data and discarding the data if it is not used.

### **Hardware Compatibility**

The Model 55 maintains many of the interfaces used by the IBM Personal Computer AT. In most cases command and status organization of these interfaces is maintained.

The functional interfaces for the Model 55 are compatible with the following interfaces:

- The Intel<sup>\*\*</sup> 8259 interrupt controllers (without edge triggering).
- The Intel 8253 timers driven from 1.193 MHz (timer 0 and 2 only).
- The Intel 8237 DMA controller-address/transfer counters, page registers and status fields only. The Command and Request registers are not supported. The rotate and mask functions are not supported. The Mode register is partially supported.
- Generally compatible with the National Semiconductor" NS16550A serial communications controller.
- The Intel 8088, 8086, 80286, and 80386 microprocessors.
- The Intel 8272 diskette drive controller. The BIOS limits support to diskette drives that have a 3-millisecond step rate during recalibration.
- The Motorola" MC146818 Time of Day Clock command and status (CMOS reorganized).
- The Intel 8042 keyboard port at address hex 0060.
- Display modes supported by the IBM Monochrome Display and Printer Adapter, the IBM Color/Graphics Monitor Adapter, and the IBM Enhanced Graphics Adapter.

<sup>\*\*</sup> Trademark of the Intel Corporation.

Trademark of the National Semiconductor Corporation.

<sup>\*\*</sup> Trademark of Motorola, Incorporated.

- The parallel printer ports (Parallel 1, Parallel 2, and Parallel 3) in compatibility mode.
- Generally compatible with the Intel 80387, 80287, and 8087 math coprocessors.

Whenever possible, BIOS or ABIOS should be used as an interface to reset the system microprocessor to the real mode.

The system microprocessor also can be reset to the real mode through bit 0 of port hex 0064 or hex 0092. When using either of these ports, the following procedure must be used.

- 1. Disable all maskable and non-maskable interrupts.
- 2. Reset the system microprocessor.
- 3. Issue a Halt instruction to the system microprocessor.

If this procedure is not followed, the results will be unpredictable.

# Index

## A

adapter enable/setup register 2-11 setup 2-4 address and NMI mask register, **RT/CMOS 3-13** address map 3-11 memorv POS I/O 2-5 reassignment 3-10 system board I/O 1-5 address 20 gate 3-24 alternate reset 3-25 altitude 1-7 anticipated page miss 1-6 arbiter programming 3-5 arbitration control point 3-3 arbitration level 3-4 arbitration register 3-5 arbitration, central control point 3-5 audio subsystem 1-4

## B

base memory bytes 3-21 battery 3-18 bus adapter 3-6, 3-26 bus contention 2-3 bus priority assignments 3-4

## С

cables 1-7 card selected feedback 2-6 card setup 2-11 -CD SETUP 2-11 -CD SFDBK 2-6 central arbitration control point 3-3 channel 3-3 check enable 3-23 check latch 3-23 channel (continued) connector 1-4, 3-6 DMA 1-4, 3-4 reset 2-11 clock, real-time 3-13, 3-15 CMOS RAM 1-4, 3-13-3-22 compatibility 3-27 configuration CRC bytes 3-21 RT/CMOS 3-18 connector channel 1-4, 3-6 diskette drive 3-8 fixed disk drive 3-6 memory 3-12 contention, bus 2-3 control ports, system 3-23-3-25 controller diskette drive 1-4, 2-8 DMA 1-4 interrupt 1-4 keyboard/auxiliary device 1-4 parallel 1-4 serial 1-4, 3-26 coprocessor, math 1-4, 3-3 current, electrical 1-7

## D

data register, RT/CMOS 3-14 date century byte 3-21 depth, system unit 1-7 description, power supply 1-9 device types 1-3 diagnostic status byte (RT/CMOS) 3-18 diskette drive connector 3-8 controller 2-8 type byte 3-19 diskette overruns 3-4 display operating mode 3-20

#### DMA

channels 1-4, 3-4 controller 1-4 performance 1-6

## E

enable NMI 3-13 equipment byte 3-20 error recovery 3-10 extended arbitration 3-5

## F

fault, overvoltage 1-10 feedback, card selected 2-6 fixed disk drive connector 3-6 initialization 3-18 type byte 3-20

## G

gate A20 3-24

# Η

height, system unit 1-7 humidity 1-7

# ł

identifier, model 1-3 interrupt controller 1-4 IRQ0 reset 3-23 NMI reset 3-22 I/O address map 1-5 RT/CMOS RAM operations 3-14 system board 2-8

## K

keyboard cable 1-7 password 3-26

#### Μ

math coprocessor 1-4, 3-3 measurements, system unit 1-7 memory bytes 3-21 card ID bits 2-10 connector 3-12 control register 2-10 description 3-9 error recovery 3-10 performance 1-6 RAM 3-9 read 1-6 reassigning 3-10 refresh 3-4 ROM 3-9 RT/CMOS RAM 3-13 setup on system board 2-9 size miscompare 3-18 split 2-11 system memory map 3-11 write 1-6 Micro Channel architecture arbitration control point 3-3 bus adapter 1-4, 3-6 disk drive 3-6 fixed disk drive 3-6 general information 3-3 microprocessor alternate reset 3-25 description 3-3 features 1-4 mode switch compatibility 3-25 performance 1-6 real address mode 3-24 mode switch, protected 3-25 model/submodel bytes 1-3

## Ν

NMI mask register 3-13 NMI service 3-4 NMI signal 3-4 nonmaskable interrupt (NMI) 3-22

# 0

output voltage sequencing 1-10 outputs, power supply 1-9 overvoltage fault 1-10

### P

page hit 1-6 page miss 1-6 parallel port 1-4, 2-8 parity check enable 3-23 password keyboard 3-26 power-on 3-24, 3-26 performance, system 1-6 port parallel 1-4, 2-8 serial 1-4, 2-8 system 3-22 POS See programmable option select (POS) POST 3-9 power cable 1-7 loss 3-18 specifications 1-7 power supply description 1-9 power supply output protection 1-10 power supply outputs 1-9 power-on password 3-24, 3-26 programmable option select (POS) adapter enable/setup register 2-11 address map 2-5 card selected feedback register 2-6 description 2-3 setup procedures 2-4 system board enable/setup register 2-7 system board I/O 2-8 system board POS registers 2-10 system board setup 2-6

programmable option select (POS) (continued) system configuration utilities 2-3, 3-11 system memory map 3-11 video 2-7 warning 2-3, 3-11 programming, arbiter 3-5 protected mode switch 3-25 protection, power supply 1-10

## R

RAM (random access memory) 1-4, 3-9 random access memory (RAM) 1-4, 3-9 read-only memory (ROM) 1-4, 3-9 real mode switch 3-25 real-time clock 3-13, 3-15 recovery, error 3-10 refresh 3-4 refresh request 1-6, 3-23 register adapter enable/setup 2-11 card selected feedback 2-6 memory control 2-10 miscellaneous system 3-22 **RT/CMOS address and NMI** mask 3-13 RT/CMOS data 3-14 RT/CMOS status 3-16-3-18 system board enable/setup 2-7 system board POS 2-5-2-10 system control 3-23 reset, alternate 3-25 ROM enable 2-10 ROM (read-only memory) 1-4, 3-9 **RT/CMOS RAM** address and NMI mask register 3-13 address map 3-13 configuration bytes 3-18 data register 3-14 description 3-13 diagnostic status byte 3-18 I/O operations 3-14

RT/CMOS RAM (continued) power-on password 3-26 secured area 3-24 status registers 3-16-3-18

# S

sequencing, output voltage 1-10 serial port 1-4, 2-8 setup bus contention 2-3 system board 2-4, 2-6 system board I/O 2-8 system memory map 3-11 video 2-7 shutdown status byte 3-19 signal card selected feedback 2-6 card setup 2-11 channel reset 2-11 size, system unit 1-7 speaker data enable 3-23 specifications performance 1-6 physical 1-7 status registers (RT/CMOS) 3-16-3-18 switch to real 3-25 system configuration utilities 2-3, 3-11 control ports 3-23-3-25 description 1-3 functions, miscellaneous 3-22 performance 1-6 reset 3-22 specifications 1-7 timers 1-4 system board address map 1-5 description 3-3 enable/setup register 2-7 features 1-3 1/0 2-8 memory connector 3-12 memory register 2-9 model identifier 1-3 POS I/O address map 2-5

system board (continued) POS registers 2-10 setup 2-4, 2-6

## T

temperature 1-7 time status indicator 3-19 timers, system 1-4 type identifier 1-3

## V

video setup 2-7 subsystem 1-4, 2-4

## W

warning arbitration 3-4 central arbiter 3-5 NMI mask 3-22 POS 2-3, 3-11 RT/CMOS 3-14 watchdog status 3-24 weight, system unit 1-7 width, system unit 1-7

### Numerics

80386SX microprocessor 1-4, 1-6, 3-3 80387SX math coprocessor 1-4, 3-3